/* SPDX-License-Identifier: BSD-3-Clause * * Copyright (c) 2014-2016 Freescale Semiconductor, Inc. All rights reserved. * Copyright 2017 NXP * */ #ifndef __DPAA_ETHDEV_H__ #define __DPAA_ETHDEV_H__ /* System headers */ #include #include #include #include #include #include #include #include #define DPAA_MBUF_HW_ANNOTATION 64 #define DPAA_FD_PTA_SIZE 64 #if (DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE) > RTE_PKTMBUF_HEADROOM #error "Annotation requirement is more than RTE_PKTMBUF_HEADROOM" #endif /* mbuf->seqn will be used to store event entry index for * driver specific usage. For parallel mode queues, invalid * index will be set and for atomic mode queues, valid value * ranging from 1 to 16. */ #define DPAA_INVALID_MBUF_SEQN 0 /* we will re-use the HEADROOM for annotation in RX */ #define DPAA_HW_BUF_RESERVE 0 #define DPAA_PACKET_LAYOUT_ALIGN 64 /* Alignment to use for cpu-local structs to avoid coherency problems. */ #define MAX_CACHELINE 64 #define DPAA_MAX_RX_PKT_LEN 10240 #define DPAA_SGT_MAX_ENTRIES 16 /* maximum number of entries in SG Table */ /* RX queue tail drop threshold (CGR Based) in frame count */ #define CGR_RX_PERFQ_THRESH 256 /*max mac filter for memac(8) including primary mac addr*/ #define DPAA_MAX_MAC_FILTER (MEMAC_NUM_OF_PADDRS + 1) /*Maximum number of slots available in TX ring*/ #define DPAA_TX_BURST_SIZE 7 /* Optimal burst size for RX and TX as default */ #define DPAA_DEF_RX_BURST_SIZE 7 #define DPAA_DEF_TX_BURST_SIZE DPAA_TX_BURST_SIZE #ifndef VLAN_TAG_SIZE #define VLAN_TAG_SIZE 4 /** < Vlan Header Length */ #endif /* PCD frame queues */ #define DPAA_PCD_FQID_START 0x400 #define DPAA_PCD_FQID_MULTIPLIER 0x100 #define DPAA_DEFAULT_NUM_PCD_QUEUES 1 #define DPAA_MAX_NUM_PCD_QUEUES 4 #define DPAA_IF_TX_PRIORITY 3 #define DPAA_IF_RX_PRIORITY 0 #define DPAA_IF_DEBUG_PRIORITY 7 #define DPAA_IF_RX_ANNOTATION_STASH 1 #define DPAA_IF_RX_DATA_STASH 1 #define DPAA_IF_RX_CONTEXT_STASH 0 /* Each "debug" FQ is represented by one of these */ #define DPAA_DEBUG_FQ_RX_ERROR 0 #define DPAA_DEBUG_FQ_TX_ERROR 1 #define DPAA_RSS_OFFLOAD_ALL ( \ ETH_RSS_IP | \ ETH_RSS_UDP | \ ETH_RSS_TCP | \ ETH_RSS_SCTP) #define DPAA_TX_CKSUM_OFFLOAD_MASK ( \ PKT_TX_IP_CKSUM | \ PKT_TX_TCP_CKSUM | \ PKT_TX_UDP_CKSUM) /* DPAA Frame descriptor macros */ #define DPAA_FD_CMD_FCO 0x80000000 /**< Frame queue Context Override */ #define DPAA_FD_CMD_RPD 0x40000000 /**< Read Prepended Data */ #define DPAA_FD_CMD_UPD 0x20000000 /**< Update Prepended Data */ #define DPAA_FD_CMD_DTC 0x10000000 /**< Do IP/TCP/UDP Checksum */ #define DPAA_FD_CMD_DCL4C 0x10000000 /**< Didn't calculate L4 Checksum */ #define DPAA_FD_CMD_CFQ 0x00ffffff /**< Confirmation Frame Queue */ /* Each network interface is represented by one of these */ struct dpaa_if { int valid; char *name; const struct fm_eth_port_cfg *cfg; struct qman_fq *rx_queues; struct qman_cgr *cgr_rx; struct qman_fq *tx_queues; struct qman_fq debug_queues[2]; uint16_t nb_rx_queues; uint16_t nb_tx_queues; uint32_t ifid; struct fman_if *fif; struct dpaa_bp_info *bp_info; struct rte_eth_fc_conf *fc_conf; }; struct dpaa_if_stats { /* Rx Statistics Counter */ uint64_t reoct; /**