Imported Upstream version 16.07-rc1
[deb_dpdk.git] / drivers / net / qede / base / ecore_l2.c
diff --git a/drivers/net/qede/base/ecore_l2.c b/drivers/net/qede/base/ecore_l2.c
new file mode 100644 (file)
index 0000000..9e6ef5a
--- /dev/null
@@ -0,0 +1,1807 @@
+/*
+ * Copyright (c) 2016 QLogic Corporation.
+ * All rights reserved.
+ * www.qlogic.com
+ *
+ * See LICENSE.qede_pmd for copyright and licensing details.
+ */
+
+#include "bcm_osal.h"
+
+#include "ecore.h"
+#include "ecore_status.h"
+#include "ecore_hsi_eth.h"
+#include "ecore_chain.h"
+#include "ecore_spq.h"
+#include "ecore_init_fw_funcs.h"
+#include "ecore_cxt.h"
+#include "ecore_l2.h"
+#include "ecore_sp_commands.h"
+#include "ecore_gtt_reg_addr.h"
+#include "ecore_iro.h"
+#include "reg_addr.h"
+#include "ecore_int.h"
+#include "ecore_hw.h"
+#include "ecore_vf.h"
+#include "ecore_sriov.h"
+#include "ecore_mcp.h"
+
+#define ECORE_MAX_SGES_NUM 16
+#define CRC32_POLY 0x1edc6f41
+
+enum _ecore_status_t
+ecore_sp_eth_vport_start(struct ecore_hwfn *p_hwfn,
+                        struct ecore_sp_vport_start_params *p_params)
+{
+       struct vport_start_ramrod_data *p_ramrod = OSAL_NULL;
+       struct ecore_spq_entry *p_ent = OSAL_NULL;
+       enum _ecore_status_t rc = ECORE_NOTIMPL;
+       struct ecore_sp_init_data init_data;
+       u8 abs_vport_id = 0;
+       u16 rx_mode = 0;
+
+       rc = ecore_fw_vport(p_hwfn, p_params->vport_id, &abs_vport_id);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       /* Get SPQ entry */
+       OSAL_MEMSET(&init_data, 0, sizeof(init_data));
+       init_data.cid = ecore_spq_get_cid(p_hwfn);
+       init_data.opaque_fid = p_params->opaque_fid;
+       init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
+
+       rc = ecore_sp_init_request(p_hwfn, &p_ent,
+                                  ETH_RAMROD_VPORT_START,
+                                  PROTOCOLID_ETH, &init_data);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       p_ramrod = &p_ent->ramrod.vport_start;
+       p_ramrod->vport_id = abs_vport_id;
+
+       p_ramrod->mtu = OSAL_CPU_TO_LE16(p_params->mtu);
+       p_ramrod->inner_vlan_removal_en = p_params->remove_inner_vlan;
+       p_ramrod->handle_ptp_pkts = p_params->handle_ptp_pkts;
+       p_ramrod->drop_ttl0_en = p_params->drop_ttl0;
+       p_ramrod->untagged = p_params->only_untagged;
+       p_ramrod->zero_placement_offset = p_params->zero_placement_offset;
+
+       SET_FIELD(rx_mode, ETH_VPORT_RX_MODE_UCAST_DROP_ALL, 1);
+       SET_FIELD(rx_mode, ETH_VPORT_RX_MODE_MCAST_DROP_ALL, 1);
+
+       p_ramrod->rx_mode.state = OSAL_CPU_TO_LE16(rx_mode);
+
+       /* TPA related fields */
+       OSAL_MEMSET(&p_ramrod->tpa_param, 0,
+                   sizeof(struct eth_vport_tpa_param));
+       p_ramrod->tpa_param.max_buff_num = p_params->max_buffers_per_cqe;
+
+       switch (p_params->tpa_mode) {
+       case ECORE_TPA_MODE_GRO:
+               p_ramrod->tpa_param.tpa_max_aggs_num = ETH_TPA_MAX_AGGS_NUM;
+               p_ramrod->tpa_param.tpa_max_size = (u16)-1;
+               p_ramrod->tpa_param.tpa_min_size_to_cont = p_params->mtu / 2;
+               p_ramrod->tpa_param.tpa_min_size_to_start = p_params->mtu / 2;
+               p_ramrod->tpa_param.tpa_ipv4_en_flg = 1;
+               p_ramrod->tpa_param.tpa_ipv6_en_flg = 1;
+               p_ramrod->tpa_param.tpa_pkt_split_flg = 1;
+               p_ramrod->tpa_param.tpa_gro_consistent_flg = 1;
+               break;
+       default:
+               break;
+       }
+
+       p_ramrod->tx_switching_en = p_params->tx_switching;
+#ifndef ASIC_ONLY
+       if (CHIP_REV_IS_SLOW(p_hwfn->p_dev))
+               p_ramrod->tx_switching_en = 0;
+#endif
+
+       /* Software Function ID in hwfn (PFs are 0 - 15, VFs are 16 - 135) */
+       p_ramrod->sw_fid = ecore_concrete_to_sw_fid(p_hwfn->p_dev,
+                                                   p_params->concrete_fid);
+
+       return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
+}
+
+enum _ecore_status_t
+ecore_sp_vport_start(struct ecore_hwfn *p_hwfn,
+                    struct ecore_sp_vport_start_params *p_params)
+{
+       if (IS_VF(p_hwfn->p_dev))
+               return ecore_vf_pf_vport_start(p_hwfn, p_params->vport_id,
+                                              p_params->mtu,
+                                              p_params->remove_inner_vlan,
+                                              p_params->tpa_mode,
+                                              p_params->max_buffers_per_cqe,
+                                              p_params->only_untagged);
+
+       return ecore_sp_eth_vport_start(p_hwfn, p_params);
+}
+
+static enum _ecore_status_t
+ecore_sp_vport_update_rss(struct ecore_hwfn *p_hwfn,
+                         struct vport_update_ramrod_data *p_ramrod,
+                         struct ecore_rss_params *p_rss)
+{
+       enum _ecore_status_t rc = ECORE_SUCCESS;
+       struct eth_vport_rss_config *p_config;
+       u16 abs_l2_queue = 0;
+       int i;
+
+       if (!p_rss) {
+               p_ramrod->common.update_rss_flg = 0;
+               return rc;
+       }
+       p_config = &p_ramrod->rss_config;
+
+       OSAL_BUILD_BUG_ON(ECORE_RSS_IND_TABLE_SIZE !=
+                         ETH_RSS_IND_TABLE_ENTRIES_NUM);
+
+       rc = ecore_fw_rss_eng(p_hwfn, p_rss->rss_eng_id, &p_config->rss_id);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       p_ramrod->common.update_rss_flg = p_rss->update_rss_config;
+       p_config->update_rss_capabilities = p_rss->update_rss_capabilities;
+       p_config->update_rss_ind_table = p_rss->update_rss_ind_table;
+       p_config->update_rss_key = p_rss->update_rss_key;
+
+       p_config->rss_mode = p_rss->rss_enable ?
+           ETH_VPORT_RSS_MODE_REGULAR : ETH_VPORT_RSS_MODE_DISABLED;
+
+       p_config->capabilities = 0;
+
+       SET_FIELD(p_config->capabilities,
+                 ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY,
+                 !!(p_rss->rss_caps & ECORE_RSS_IPV4));
+       SET_FIELD(p_config->capabilities,
+                 ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY,
+                 !!(p_rss->rss_caps & ECORE_RSS_IPV6));
+       SET_FIELD(p_config->capabilities,
+                 ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY,
+                 !!(p_rss->rss_caps & ECORE_RSS_IPV4_TCP));
+       SET_FIELD(p_config->capabilities,
+                 ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY,
+                 !!(p_rss->rss_caps & ECORE_RSS_IPV6_TCP));
+       SET_FIELD(p_config->capabilities,
+                 ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY,
+                 !!(p_rss->rss_caps & ECORE_RSS_IPV4_UDP));
+       SET_FIELD(p_config->capabilities,
+                 ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY,
+                 !!(p_rss->rss_caps & ECORE_RSS_IPV6_UDP));
+       p_config->tbl_size = p_rss->rss_table_size_log;
+       p_config->capabilities = OSAL_CPU_TO_LE16(p_config->capabilities);
+
+       DP_VERBOSE(p_hwfn, ECORE_MSG_IFUP,
+                  "update rss flag %d, rss_mode = %d, update_caps = %d, capabilities = %d, update_ind = %d, update_rss_key = %d\n",
+                  p_ramrod->common.update_rss_flg,
+                  p_config->rss_mode,
+                  p_config->update_rss_capabilities,
+                  p_config->capabilities,
+                  p_config->update_rss_ind_table, p_config->update_rss_key);
+
+       for (i = 0; i < ECORE_RSS_IND_TABLE_SIZE; i++) {
+               rc = ecore_fw_l2_queue(p_hwfn,
+                                      (u8)p_rss->rss_ind_table[i],
+                                      &abs_l2_queue);
+               if (rc != ECORE_SUCCESS)
+                       return rc;
+
+               p_config->indirection_table[i] = OSAL_CPU_TO_LE16(abs_l2_queue);
+               DP_VERBOSE(p_hwfn, ECORE_MSG_IFUP, "i= %d, queue = %d\n",
+                          i, p_config->indirection_table[i]);
+       }
+
+       for (i = 0; i < 10; i++)
+               p_config->rss_key[i] = OSAL_CPU_TO_LE32(p_rss->rss_key[i]);
+
+       return rc;
+}
+
+static void
+ecore_sp_update_accept_mode(struct ecore_hwfn *p_hwfn,
+                           struct vport_update_ramrod_data *p_ramrod,
+                           struct ecore_filter_accept_flags flags)
+{
+       p_ramrod->common.update_rx_mode_flg = flags.update_rx_mode_config;
+       p_ramrod->common.update_tx_mode_flg = flags.update_tx_mode_config;
+
+#ifndef ASIC_ONLY
+       /* On B0 emulation we cannot enable Tx, since this would cause writes
+        * to PVFC HW block which isn't implemented in emulation.
+        */
+       if (CHIP_REV_IS_SLOW(p_hwfn->p_dev)) {
+               DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
+                          "Non-Asic - prevent Tx mode in vport update\n");
+               p_ramrod->common.update_tx_mode_flg = 0;
+       }
+#endif
+
+       /* Set Rx mode accept flags */
+       if (p_ramrod->common.update_rx_mode_flg) {
+               __le16 *state = &p_ramrod->rx_mode.state;
+               u8 accept_filter = flags.rx_accept_filter;
+
+/*
+ *             SET_FIELD(*state, ETH_VPORT_RX_MODE_UCAST_DROP_ALL,
+ *                       !!(accept_filter & ECORE_ACCEPT_NONE));
+ */
+
+               SET_FIELD(*state, ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL,
+                         (!!(accept_filter & ECORE_ACCEPT_UCAST_MATCHED) &&
+                          !!(accept_filter & ECORE_ACCEPT_UCAST_UNMATCHED)));
+
+               SET_FIELD(*state, ETH_VPORT_RX_MODE_UCAST_DROP_ALL,
+                         !(!!(accept_filter & ECORE_ACCEPT_UCAST_MATCHED) ||
+                           !!(accept_filter & ECORE_ACCEPT_UCAST_UNMATCHED)));
+
+               SET_FIELD(*state, ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED,
+                         !!(accept_filter & ECORE_ACCEPT_UCAST_UNMATCHED));
+/*
+ *             SET_FIELD(*state, ETH_VPORT_RX_MODE_MCAST_DROP_ALL,
+ *                       !!(accept_filter & ECORE_ACCEPT_NONE));
+ */
+               SET_FIELD(*state, ETH_VPORT_RX_MODE_MCAST_DROP_ALL,
+                         !(!!(accept_filter & ECORE_ACCEPT_MCAST_MATCHED) ||
+                           !!(accept_filter & ECORE_ACCEPT_MCAST_UNMATCHED)));
+
+               SET_FIELD(*state, ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL,
+                         (!!(accept_filter & ECORE_ACCEPT_MCAST_MATCHED) &&
+                          !!(accept_filter & ECORE_ACCEPT_MCAST_UNMATCHED)));
+
+               SET_FIELD(*state, ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL,
+                         !!(accept_filter & ECORE_ACCEPT_BCAST));
+
+               DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
+                          "p_ramrod->rx_mode.state = 0x%x\n",
+                          p_ramrod->rx_mode.state);
+       }
+
+       /* Set Tx mode accept flags */
+       if (p_ramrod->common.update_tx_mode_flg) {
+               __le16 *state = &p_ramrod->tx_mode.state;
+               u8 accept_filter = flags.tx_accept_filter;
+
+               SET_FIELD(*state, ETH_VPORT_TX_MODE_UCAST_DROP_ALL,
+                         !!(accept_filter & ECORE_ACCEPT_NONE));
+
+               SET_FIELD(*state, ETH_VPORT_TX_MODE_MCAST_DROP_ALL,
+                         !!(accept_filter & ECORE_ACCEPT_NONE));
+
+               SET_FIELD(*state, ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL,
+                         (!!(accept_filter & ECORE_ACCEPT_MCAST_MATCHED) &&
+                          !!(accept_filter & ECORE_ACCEPT_MCAST_UNMATCHED)));
+
+               SET_FIELD(*state, ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL,
+                         !!(accept_filter & ECORE_ACCEPT_BCAST));
+               /* @DPDK */
+               /* ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL and
+                * ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL
+                * needs to be set for VF-VF communication to work
+                * when dest macaddr is unknown.
+                */
+               SET_FIELD(*state, ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL,
+                         (!!(accept_filter & ECORE_ACCEPT_UCAST_MATCHED) &&
+                          !!(accept_filter & ECORE_ACCEPT_UCAST_UNMATCHED)));
+
+               DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
+                          "p_ramrod->tx_mode.state = 0x%x\n",
+                          p_ramrod->tx_mode.state);
+       }
+}
+
+static void
+ecore_sp_vport_update_sge_tpa(struct ecore_hwfn *p_hwfn,
+                             struct vport_update_ramrod_data *p_ramrod,
+                             struct ecore_sge_tpa_params *p_params)
+{
+       struct eth_vport_tpa_param *p_tpa;
+
+       if (!p_params) {
+               p_ramrod->common.update_tpa_param_flg = 0;
+               p_ramrod->common.update_tpa_en_flg = 0;
+               p_ramrod->common.update_tpa_param_flg = 0;
+               return;
+       }
+
+       p_ramrod->common.update_tpa_en_flg = p_params->update_tpa_en_flg;
+       p_tpa = &p_ramrod->tpa_param;
+       p_tpa->tpa_ipv4_en_flg = p_params->tpa_ipv4_en_flg;
+       p_tpa->tpa_ipv6_en_flg = p_params->tpa_ipv6_en_flg;
+       p_tpa->tpa_ipv4_tunn_en_flg = p_params->tpa_ipv4_tunn_en_flg;
+       p_tpa->tpa_ipv6_tunn_en_flg = p_params->tpa_ipv6_tunn_en_flg;
+
+       p_ramrod->common.update_tpa_param_flg = p_params->update_tpa_param_flg;
+       p_tpa->max_buff_num = p_params->max_buffers_per_cqe;
+       p_tpa->tpa_pkt_split_flg = p_params->tpa_pkt_split_flg;
+       p_tpa->tpa_hdr_data_split_flg = p_params->tpa_hdr_data_split_flg;
+       p_tpa->tpa_gro_consistent_flg = p_params->tpa_gro_consistent_flg;
+       p_tpa->tpa_max_aggs_num = p_params->tpa_max_aggs_num;
+       p_tpa->tpa_max_size = p_params->tpa_max_size;
+       p_tpa->tpa_min_size_to_start = p_params->tpa_min_size_to_start;
+       p_tpa->tpa_min_size_to_cont = p_params->tpa_min_size_to_cont;
+}
+
+static void
+ecore_sp_update_mcast_bin(struct ecore_hwfn *p_hwfn,
+                         struct vport_update_ramrod_data *p_ramrod,
+                         struct ecore_sp_vport_update_params *p_params)
+{
+       int i;
+
+       OSAL_MEMSET(&p_ramrod->approx_mcast.bins, 0,
+                   sizeof(p_ramrod->approx_mcast.bins));
+
+       if (!p_params->update_approx_mcast_flg)
+               return;
+
+       p_ramrod->common.update_approx_mcast_flg = 1;
+       for (i = 0; i < ETH_MULTICAST_MAC_BINS_IN_REGS; i++) {
+               u32 *p_bins = (u32 *)p_params->bins;
+
+               p_ramrod->approx_mcast.bins[i] = OSAL_CPU_TO_LE32(p_bins[i]);
+       }
+}
+
+enum _ecore_status_t
+ecore_sp_vport_update(struct ecore_hwfn *p_hwfn,
+                     struct ecore_sp_vport_update_params *p_params,
+                     enum spq_mode comp_mode,
+                     struct ecore_spq_comp_cb *p_comp_data)
+{
+       struct ecore_rss_params *p_rss_params = p_params->rss_params;
+       struct vport_update_ramrod_data *p_ramrod = OSAL_NULL;
+       struct ecore_spq_entry *p_ent = OSAL_NULL;
+       enum _ecore_status_t rc = ECORE_NOTIMPL;
+       struct ecore_sp_init_data init_data;
+       u8 abs_vport_id = 0, val;
+       u16 wordval;
+
+       if (IS_VF(p_hwfn->p_dev)) {
+               rc = ecore_vf_pf_vport_update(p_hwfn, p_params);
+               return rc;
+       }
+
+       rc = ecore_fw_vport(p_hwfn, p_params->vport_id, &abs_vport_id);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       /* Get SPQ entry */
+       OSAL_MEMSET(&init_data, 0, sizeof(init_data));
+       init_data.cid = ecore_spq_get_cid(p_hwfn);
+       init_data.opaque_fid = p_params->opaque_fid;
+       init_data.comp_mode = comp_mode;
+       init_data.p_comp_data = p_comp_data;
+
+       rc = ecore_sp_init_request(p_hwfn, &p_ent,
+                                  ETH_RAMROD_VPORT_UPDATE,
+                                  PROTOCOLID_ETH, &init_data);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       /* Copy input params to ramrod according to FW struct */
+       p_ramrod = &p_ent->ramrod.vport_update;
+
+       p_ramrod->common.vport_id = abs_vport_id;
+
+       p_ramrod->common.rx_active_flg = p_params->vport_active_rx_flg;
+       p_ramrod->common.tx_active_flg = p_params->vport_active_tx_flg;
+       val = p_params->update_vport_active_rx_flg;
+       p_ramrod->common.update_rx_active_flg = val;
+       val = p_params->update_vport_active_tx_flg;
+       p_ramrod->common.update_tx_active_flg = val;
+       val = p_params->update_inner_vlan_removal_flg;
+       p_ramrod->common.update_inner_vlan_removal_en_flg = val;
+       val = p_params->inner_vlan_removal_flg;
+       p_ramrod->common.inner_vlan_removal_en = val;
+       val = p_params->silent_vlan_removal_flg;
+       p_ramrod->common.silent_vlan_removal_en = val;
+       val = p_params->update_tx_switching_flg;
+       p_ramrod->common.update_tx_switching_en_flg = val;
+       val = p_params->update_default_vlan_enable_flg;
+       p_ramrod->common.update_default_vlan_en_flg = val;
+       p_ramrod->common.default_vlan_en = p_params->default_vlan_enable_flg;
+       val = p_params->update_default_vlan_flg;
+       p_ramrod->common.update_default_vlan_flg = val;
+       wordval = p_params->default_vlan;
+       p_ramrod->common.default_vlan = OSAL_CPU_TO_LE16(wordval);
+
+       p_ramrod->common.tx_switching_en = p_params->tx_switching_flg;
+
+#ifndef ASIC_ONLY
+       if (CHIP_REV_IS_FPGA(p_hwfn->p_dev))
+               if (p_ramrod->common.tx_switching_en ||
+                   p_ramrod->common.update_tx_switching_en_flg) {
+                       DP_NOTICE(p_hwfn, false,
+                                 "FPGA - why are we seeing tx-switching? Overriding it\n");
+                       p_ramrod->common.tx_switching_en = 0;
+                       p_ramrod->common.update_tx_switching_en_flg = 1;
+               }
+#endif
+
+       val = p_params->update_anti_spoofing_en_flg;
+       p_ramrod->common.update_anti_spoofing_en_flg = val;
+       p_ramrod->common.anti_spoofing_en = p_params->anti_spoofing_en;
+       p_ramrod->common.accept_any_vlan = p_params->accept_any_vlan;
+       val = p_params->update_accept_any_vlan_flg;
+       p_ramrod->common.update_accept_any_vlan_flg = val;
+
+       rc = ecore_sp_vport_update_rss(p_hwfn, p_ramrod, p_rss_params);
+       if (rc != ECORE_SUCCESS) {
+               /* Return spq entry which is taken in ecore_sp_init_request() */
+               ecore_spq_return_entry(p_hwfn, p_ent);
+               return rc;
+       }
+
+       /* Update mcast bins for VFs, PF doesn't use this functionality */
+       ecore_sp_update_mcast_bin(p_hwfn, p_ramrod, p_params);
+
+       ecore_sp_update_accept_mode(p_hwfn, p_ramrod, p_params->accept_flags);
+       ecore_sp_vport_update_sge_tpa(p_hwfn, p_ramrod,
+                                     p_params->sge_tpa_params);
+       return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
+}
+
+enum _ecore_status_t ecore_sp_vport_stop(struct ecore_hwfn *p_hwfn,
+                                        u16 opaque_fid, u8 vport_id)
+{
+       struct vport_stop_ramrod_data *p_ramrod;
+       struct ecore_sp_init_data init_data;
+       struct ecore_spq_entry *p_ent;
+       enum _ecore_status_t rc;
+       u8 abs_vport_id = 0;
+
+       if (IS_VF(p_hwfn->p_dev))
+               return ecore_vf_pf_vport_stop(p_hwfn);
+
+       rc = ecore_fw_vport(p_hwfn, vport_id, &abs_vport_id);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       /* Get SPQ entry */
+       OSAL_MEMSET(&init_data, 0, sizeof(init_data));
+       init_data.cid = ecore_spq_get_cid(p_hwfn);
+       init_data.opaque_fid = opaque_fid;
+       init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
+
+       rc = ecore_sp_init_request(p_hwfn, &p_ent,
+                                  ETH_RAMROD_VPORT_STOP,
+                                  PROTOCOLID_ETH, &init_data);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       p_ramrod = &p_ent->ramrod.vport_stop;
+       p_ramrod->vport_id = abs_vport_id;
+
+       return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
+}
+
+static enum _ecore_status_t
+ecore_vf_pf_accept_flags(struct ecore_hwfn *p_hwfn,
+                        struct ecore_filter_accept_flags *p_accept_flags)
+{
+       struct ecore_sp_vport_update_params s_params;
+
+       OSAL_MEMSET(&s_params, 0, sizeof(s_params));
+       OSAL_MEMCPY(&s_params.accept_flags, p_accept_flags,
+                   sizeof(struct ecore_filter_accept_flags));
+
+       return ecore_vf_pf_vport_update(p_hwfn, &s_params);
+}
+
+enum _ecore_status_t
+ecore_filter_accept_cmd(struct ecore_dev *p_dev,
+                       u8 vport,
+                       struct ecore_filter_accept_flags accept_flags,
+                       u8 update_accept_any_vlan,
+                       u8 accept_any_vlan,
+                       enum spq_mode comp_mode,
+                       struct ecore_spq_comp_cb *p_comp_data)
+{
+       struct ecore_sp_vport_update_params update_params;
+       int i, rc;
+
+       /* Prepare and send the vport rx_mode change */
+       OSAL_MEMSET(&update_params, 0, sizeof(update_params));
+       update_params.vport_id = vport;
+       update_params.accept_flags = accept_flags;
+       update_params.update_accept_any_vlan_flg = update_accept_any_vlan;
+       update_params.accept_any_vlan = accept_any_vlan;
+
+       for_each_hwfn(p_dev, i) {
+               struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
+
+               update_params.opaque_fid = p_hwfn->hw_info.opaque_fid;
+
+               if (IS_VF(p_dev)) {
+                       rc = ecore_vf_pf_accept_flags(p_hwfn, &accept_flags);
+                       if (rc != ECORE_SUCCESS)
+                               return rc;
+                       continue;
+               }
+
+               rc = ecore_sp_vport_update(p_hwfn, &update_params,
+                                          comp_mode, p_comp_data);
+               if (rc != ECORE_SUCCESS) {
+                       DP_ERR(p_dev, "Update rx_mode failed %d\n", rc);
+                       return rc;
+               }
+
+               DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
+                          "Accept filter configured, flags = [Rx]%x [Tx]%x\n",
+                          accept_flags.rx_accept_filter,
+                          accept_flags.tx_accept_filter);
+
+               if (update_accept_any_vlan)
+                       DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
+                                  "accept_any_vlan=%d configured\n",
+                                  accept_any_vlan);
+       }
+
+       return 0;
+}
+
+static void ecore_sp_release_queue_cid(struct ecore_hwfn *p_hwfn,
+                                      struct ecore_hw_cid_data *p_cid_data)
+{
+       if (!p_cid_data->b_cid_allocated)
+               return;
+
+       ecore_cxt_release_cid(p_hwfn, p_cid_data->cid);
+       p_cid_data->b_cid_allocated = false;
+}
+
+enum _ecore_status_t
+ecore_sp_eth_rxq_start_ramrod(struct ecore_hwfn *p_hwfn,
+                             u16 opaque_fid,
+                             u32 cid,
+                             u16 rx_queue_id,
+                             u8 vport_id,
+                             u8 stats_id,
+                             u16 sb,
+                             u8 sb_index,
+                             u16 bd_max_bytes,
+                             dma_addr_t bd_chain_phys_addr,
+                             dma_addr_t cqe_pbl_addr, u16 cqe_pbl_size)
+{
+       struct ecore_hw_cid_data *p_rx_cid = &p_hwfn->p_rx_cids[rx_queue_id];
+       struct rx_queue_start_ramrod_data *p_ramrod = OSAL_NULL;
+       struct ecore_spq_entry *p_ent = OSAL_NULL;
+       enum _ecore_status_t rc = ECORE_NOTIMPL;
+       struct ecore_sp_init_data init_data;
+       u16 abs_rx_q_id = 0;
+       u8 abs_vport_id = 0;
+
+       /* Store information for the stop */
+       p_rx_cid->cid = cid;
+       p_rx_cid->opaque_fid = opaque_fid;
+       p_rx_cid->vport_id = vport_id;
+
+       rc = ecore_fw_vport(p_hwfn, vport_id, &abs_vport_id);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       rc = ecore_fw_l2_queue(p_hwfn, rx_queue_id, &abs_rx_q_id);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
+                  "opaque_fid=0x%x, cid=0x%x, rx_qid=0x%x, vport_id=0x%x, sb_id=0x%x\n",
+                  opaque_fid, cid, rx_queue_id, vport_id, sb);
+
+       /* Get SPQ entry */
+       OSAL_MEMSET(&init_data, 0, sizeof(init_data));
+       init_data.cid = cid;
+       init_data.opaque_fid = opaque_fid;
+       init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
+
+       rc = ecore_sp_init_request(p_hwfn, &p_ent,
+                                  ETH_RAMROD_RX_QUEUE_START,
+                                  PROTOCOLID_ETH, &init_data);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       p_ramrod = &p_ent->ramrod.rx_queue_start;
+
+       p_ramrod->sb_id = OSAL_CPU_TO_LE16(sb);
+       p_ramrod->sb_index = sb_index;
+       p_ramrod->vport_id = abs_vport_id;
+       p_ramrod->stats_counter_id = stats_id;
+       p_ramrod->rx_queue_id = OSAL_CPU_TO_LE16(abs_rx_q_id);
+       p_ramrod->complete_cqe_flg = 0;
+       p_ramrod->complete_event_flg = 1;
+
+       p_ramrod->bd_max_bytes = OSAL_CPU_TO_LE16(bd_max_bytes);
+       DMA_REGPAIR_LE(p_ramrod->bd_base, bd_chain_phys_addr);
+
+       p_ramrod->num_of_pbl_pages = OSAL_CPU_TO_LE16(cqe_pbl_size);
+       DMA_REGPAIR_LE(p_ramrod->cqe_pbl_addr, cqe_pbl_addr);
+
+       return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
+}
+
+enum _ecore_status_t ecore_sp_eth_rx_queue_start(struct ecore_hwfn *p_hwfn,
+                                                u16 opaque_fid,
+                                                u8 rx_queue_id,
+                                                u8 vport_id,
+                                                u8 stats_id,
+                                                u16 sb,
+                                                u8 sb_index,
+                                                u16 bd_max_bytes,
+                                                dma_addr_t bd_chain_phys_addr,
+                                                dma_addr_t cqe_pbl_addr,
+                                                u16 cqe_pbl_size,
+                                                void OSAL_IOMEM * *pp_prod)
+{
+       struct ecore_hw_cid_data *p_rx_cid = &p_hwfn->p_rx_cids[rx_queue_id];
+       u8 abs_stats_id = 0;
+       u16 abs_l2_queue = 0;
+       enum _ecore_status_t rc;
+       u64 init_prod_val = 0;
+
+       if (IS_VF(p_hwfn->p_dev)) {
+               return ecore_vf_pf_rxq_start(p_hwfn,
+                                            rx_queue_id,
+                                            sb,
+                                            sb_index,
+                                            bd_max_bytes,
+                                            bd_chain_phys_addr,
+                                            cqe_pbl_addr,
+                                            cqe_pbl_size, pp_prod);
+       }
+
+       rc = ecore_fw_l2_queue(p_hwfn, rx_queue_id, &abs_l2_queue);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       rc = ecore_fw_vport(p_hwfn, stats_id, &abs_stats_id);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       *pp_prod = (u8 OSAL_IOMEM *)p_hwfn->regview +
+           GTT_BAR0_MAP_REG_MSDM_RAM + MSTORM_PRODS_OFFSET(abs_l2_queue);
+
+       /* Init the rcq, rx bd and rx sge (if valid) producers to 0 */
+       __internal_ram_wr(p_hwfn, *pp_prod, sizeof(u64),
+                         (u32 *)(&init_prod_val));
+
+       /* Allocate a CID for the queue */
+       rc = ecore_cxt_acquire_cid(p_hwfn, PROTOCOLID_ETH, &p_rx_cid->cid);
+       if (rc != ECORE_SUCCESS) {
+               DP_NOTICE(p_hwfn, true, "Failed to acquire cid\n");
+               return rc;
+       }
+       p_rx_cid->b_cid_allocated = true;
+
+       rc = ecore_sp_eth_rxq_start_ramrod(p_hwfn,
+                                          opaque_fid,
+                                          p_rx_cid->cid,
+                                          rx_queue_id,
+                                          vport_id,
+                                          abs_stats_id,
+                                          sb,
+                                          sb_index,
+                                          bd_max_bytes,
+                                          bd_chain_phys_addr,
+                                          cqe_pbl_addr, cqe_pbl_size);
+
+       if (rc != ECORE_SUCCESS)
+               ecore_sp_release_queue_cid(p_hwfn, p_rx_cid);
+
+       return rc;
+}
+
+enum _ecore_status_t
+ecore_sp_eth_rx_queues_update(struct ecore_hwfn *p_hwfn,
+                             u16 rx_queue_id,
+                             u8 num_rxqs,
+                             u8 complete_cqe_flg,
+                             u8 complete_event_flg,
+                             enum spq_mode comp_mode,
+                             struct ecore_spq_comp_cb *p_comp_data)
+{
+       struct rx_queue_update_ramrod_data *p_ramrod = OSAL_NULL;
+       struct ecore_spq_entry *p_ent = OSAL_NULL;
+       enum _ecore_status_t rc = ECORE_NOTIMPL;
+       struct ecore_sp_init_data init_data;
+       struct ecore_hw_cid_data *p_rx_cid;
+       u16 qid, abs_rx_q_id = 0;
+       u8 i;
+
+       if (IS_VF(p_hwfn->p_dev))
+               return ecore_vf_pf_rxqs_update(p_hwfn,
+                                              rx_queue_id,
+                                              num_rxqs,
+                                              complete_cqe_flg,
+                                              complete_event_flg);
+
+       OSAL_MEMSET(&init_data, 0, sizeof(init_data));
+       init_data.comp_mode = comp_mode;
+       init_data.p_comp_data = p_comp_data;
+
+       for (i = 0; i < num_rxqs; i++) {
+               qid = rx_queue_id + i;
+               p_rx_cid = &p_hwfn->p_rx_cids[qid];
+
+               /* Get SPQ entry */
+               init_data.cid = p_rx_cid->cid;
+               init_data.opaque_fid = p_rx_cid->opaque_fid;
+
+               rc = ecore_sp_init_request(p_hwfn, &p_ent,
+                                          ETH_RAMROD_RX_QUEUE_UPDATE,
+                                          PROTOCOLID_ETH, &init_data);
+               if (rc != ECORE_SUCCESS)
+                       return rc;
+
+               p_ramrod = &p_ent->ramrod.rx_queue_update;
+
+               ecore_fw_vport(p_hwfn, p_rx_cid->vport_id, &p_ramrod->vport_id);
+               ecore_fw_l2_queue(p_hwfn, qid, &abs_rx_q_id);
+               p_ramrod->rx_queue_id = OSAL_CPU_TO_LE16(abs_rx_q_id);
+               p_ramrod->complete_cqe_flg = complete_cqe_flg;
+               p_ramrod->complete_event_flg = complete_event_flg;
+
+               rc = ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
+               if (rc)
+                       return rc;
+       }
+
+       return rc;
+}
+
+enum _ecore_status_t
+ecore_sp_eth_rx_queue_stop(struct ecore_hwfn *p_hwfn,
+                          u16 rx_queue_id,
+                          bool eq_completion_only, bool cqe_completion)
+{
+       struct ecore_hw_cid_data *p_rx_cid = &p_hwfn->p_rx_cids[rx_queue_id];
+       struct rx_queue_stop_ramrod_data *p_ramrod = OSAL_NULL;
+       struct ecore_spq_entry *p_ent = OSAL_NULL;
+       enum _ecore_status_t rc = ECORE_NOTIMPL;
+       struct ecore_sp_init_data init_data;
+       u16 abs_rx_q_id = 0;
+
+       if (IS_VF(p_hwfn->p_dev))
+               return ecore_vf_pf_rxq_stop(p_hwfn, rx_queue_id,
+                                           cqe_completion);
+
+       /* Get SPQ entry */
+       OSAL_MEMSET(&init_data, 0, sizeof(init_data));
+       init_data.cid = p_rx_cid->cid;
+       init_data.opaque_fid = p_rx_cid->opaque_fid;
+       init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
+
+       rc = ecore_sp_init_request(p_hwfn, &p_ent,
+                                  ETH_RAMROD_RX_QUEUE_STOP,
+                                  PROTOCOLID_ETH, &init_data);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       p_ramrod = &p_ent->ramrod.rx_queue_stop;
+
+       ecore_fw_vport(p_hwfn, p_rx_cid->vport_id, &p_ramrod->vport_id);
+       ecore_fw_l2_queue(p_hwfn, rx_queue_id, &abs_rx_q_id);
+       p_ramrod->rx_queue_id = OSAL_CPU_TO_LE16(abs_rx_q_id);
+
+       /* Cleaning the queue requires the completion to arrive there.
+        * In addition, VFs require the answer to come as eqe to PF.
+        */
+       p_ramrod->complete_cqe_flg = (!!(p_rx_cid->opaque_fid ==
+                                         p_hwfn->hw_info.opaque_fid) &&
+                                     !eq_completion_only) || cqe_completion;
+       p_ramrod->complete_event_flg = !(p_rx_cid->opaque_fid ==
+                                        p_hwfn->hw_info.opaque_fid) ||
+           eq_completion_only;
+
+       rc = ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       ecore_sp_release_queue_cid(p_hwfn, p_rx_cid);
+
+       return rc;
+}
+
+enum _ecore_status_t
+ecore_sp_eth_txq_start_ramrod(struct ecore_hwfn *p_hwfn,
+                             u16 opaque_fid,
+                             u16 tx_queue_id,
+                             u32 cid,
+                             u8 vport_id,
+                             u8 stats_id,
+                             u16 sb,
+                             u8 sb_index,
+                             dma_addr_t pbl_addr,
+                             u16 pbl_size,
+                             union ecore_qm_pq_params *p_pq_params)
+{
+       struct ecore_hw_cid_data *p_tx_cid = &p_hwfn->p_tx_cids[tx_queue_id];
+       struct tx_queue_start_ramrod_data *p_ramrod = OSAL_NULL;
+       struct ecore_spq_entry *p_ent = OSAL_NULL;
+       enum _ecore_status_t rc = ECORE_NOTIMPL;
+       struct ecore_sp_init_data init_data;
+       u16 pq_id, abs_tx_q_id = 0;
+       u8 abs_vport_id;
+
+       /* Store information for the stop */
+       p_tx_cid->cid = cid;
+       p_tx_cid->opaque_fid = opaque_fid;
+
+       rc = ecore_fw_vport(p_hwfn, vport_id, &abs_vport_id);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       rc = ecore_fw_l2_queue(p_hwfn, tx_queue_id, &abs_tx_q_id);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       /* Get SPQ entry */
+       OSAL_MEMSET(&init_data, 0, sizeof(init_data));
+       init_data.cid = cid;
+       init_data.opaque_fid = opaque_fid;
+       init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
+
+       rc = ecore_sp_init_request(p_hwfn, &p_ent,
+                                  ETH_RAMROD_TX_QUEUE_START,
+                                  PROTOCOLID_ETH, &init_data);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       p_ramrod = &p_ent->ramrod.tx_queue_start;
+       p_ramrod->vport_id = abs_vport_id;
+
+       p_ramrod->sb_id = OSAL_CPU_TO_LE16(sb);
+       p_ramrod->sb_index = sb_index;
+       p_ramrod->stats_counter_id = stats_id;
+
+       p_ramrod->queue_zone_id = OSAL_CPU_TO_LE16(abs_tx_q_id);
+
+       p_ramrod->pbl_size = OSAL_CPU_TO_LE16(pbl_size);
+       p_ramrod->pbl_base_addr.hi = DMA_HI_LE(pbl_addr);
+       p_ramrod->pbl_base_addr.lo = DMA_LO_LE(pbl_addr);
+
+       pq_id = ecore_get_qm_pq(p_hwfn, PROTOCOLID_ETH, p_pq_params);
+       p_ramrod->qm_pq_id = OSAL_CPU_TO_LE16(pq_id);
+
+       return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
+}
+
+enum _ecore_status_t ecore_sp_eth_tx_queue_start(struct ecore_hwfn *p_hwfn,
+                                                u16 opaque_fid,
+                                                u16 tx_queue_id,
+                                                u8 vport_id,
+                                                u8 stats_id,
+                                                u16 sb,
+                                                u8 sb_index,
+                                                dma_addr_t pbl_addr,
+                                                u16 pbl_size,
+                                                void OSAL_IOMEM * *pp_doorbell)
+{
+       struct ecore_hw_cid_data *p_tx_cid = &p_hwfn->p_tx_cids[tx_queue_id];
+       union ecore_qm_pq_params pq_params;
+       enum _ecore_status_t rc;
+       u8 abs_stats_id = 0;
+
+       if (IS_VF(p_hwfn->p_dev)) {
+               return ecore_vf_pf_txq_start(p_hwfn,
+                                            tx_queue_id,
+                                            sb,
+                                            sb_index,
+                                            pbl_addr, pbl_size, pp_doorbell);
+       }
+
+       rc = ecore_fw_vport(p_hwfn, stats_id, &abs_stats_id);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       OSAL_MEMSET(p_tx_cid, 0, sizeof(*p_tx_cid));
+       OSAL_MEMSET(&pq_params, 0, sizeof(pq_params));
+
+       /* Allocate a CID for the queue */
+       rc = ecore_cxt_acquire_cid(p_hwfn, PROTOCOLID_ETH, &p_tx_cid->cid);
+       if (rc != ECORE_SUCCESS) {
+               DP_NOTICE(p_hwfn, true, "Failed to acquire cid\n");
+               return rc;
+       }
+       p_tx_cid->b_cid_allocated = true;
+
+       DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
+                  "opaque_fid=0x%x, cid=0x%x, tx_qid=0x%x, vport_id=0x%x, sb_id=0x%x\n",
+                  opaque_fid, p_tx_cid->cid, tx_queue_id, vport_id, sb);
+
+       /* TODO - set tc in the pq_params for multi-cos */
+       rc = ecore_sp_eth_txq_start_ramrod(p_hwfn,
+                                          opaque_fid,
+                                          tx_queue_id,
+                                          p_tx_cid->cid,
+                                          vport_id,
+                                          abs_stats_id,
+                                          sb,
+                                          sb_index,
+                                          pbl_addr, pbl_size, &pq_params);
+
+       *pp_doorbell = (u8 OSAL_IOMEM *)p_hwfn->doorbells +
+           DB_ADDR(p_tx_cid->cid, DQ_DEMS_LEGACY);
+
+       if (rc != ECORE_SUCCESS)
+               ecore_sp_release_queue_cid(p_hwfn, p_tx_cid);
+
+       return rc;
+}
+
+enum _ecore_status_t ecore_sp_eth_tx_queue_update(struct ecore_hwfn *p_hwfn)
+{
+       return ECORE_NOTIMPL;
+}
+
+enum _ecore_status_t ecore_sp_eth_tx_queue_stop(struct ecore_hwfn *p_hwfn,
+                                               u16 tx_queue_id)
+{
+       struct ecore_hw_cid_data *p_tx_cid = &p_hwfn->p_tx_cids[tx_queue_id];
+       struct tx_queue_stop_ramrod_data *p_ramrod = OSAL_NULL;
+       struct ecore_spq_entry *p_ent = OSAL_NULL;
+       enum _ecore_status_t rc = ECORE_NOTIMPL;
+       struct ecore_sp_init_data init_data;
+
+       if (IS_VF(p_hwfn->p_dev))
+               return ecore_vf_pf_txq_stop(p_hwfn, tx_queue_id);
+
+       /* Get SPQ entry */
+       OSAL_MEMSET(&init_data, 0, sizeof(init_data));
+       init_data.cid = p_tx_cid->cid;
+       init_data.opaque_fid = p_tx_cid->opaque_fid;
+       init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
+
+       rc = ecore_sp_init_request(p_hwfn, &p_ent,
+                                  ETH_RAMROD_TX_QUEUE_STOP,
+                                  PROTOCOLID_ETH, &init_data);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       p_ramrod = &p_ent->ramrod.tx_queue_stop;
+
+       rc = ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       ecore_sp_release_queue_cid(p_hwfn, p_tx_cid);
+       return rc;
+}
+
+static enum eth_filter_action
+ecore_filter_action(enum ecore_filter_opcode opcode)
+{
+       enum eth_filter_action action = MAX_ETH_FILTER_ACTION;
+
+       switch (opcode) {
+       case ECORE_FILTER_ADD:
+               action = ETH_FILTER_ACTION_ADD;
+               break;
+       case ECORE_FILTER_REMOVE:
+               action = ETH_FILTER_ACTION_REMOVE;
+               break;
+       case ECORE_FILTER_FLUSH:
+               action = ETH_FILTER_ACTION_REMOVE_ALL;
+               break;
+       default:
+               action = MAX_ETH_FILTER_ACTION;
+       }
+
+       return action;
+}
+
+static void ecore_set_fw_mac_addr(__le16 *fw_msb,
+                                 __le16 *fw_mid, __le16 *fw_lsb, u8 *mac)
+{
+       ((u8 *)fw_msb)[0] = mac[1];
+       ((u8 *)fw_msb)[1] = mac[0];
+       ((u8 *)fw_mid)[0] = mac[3];
+       ((u8 *)fw_mid)[1] = mac[2];
+       ((u8 *)fw_lsb)[0] = mac[5];
+       ((u8 *)fw_lsb)[1] = mac[4];
+}
+
+static enum _ecore_status_t
+ecore_filter_ucast_common(struct ecore_hwfn *p_hwfn,
+                         u16 opaque_fid,
+                         struct ecore_filter_ucast *p_filter_cmd,
+                         struct vport_filter_update_ramrod_data **pp_ramrod,
+                         struct ecore_spq_entry **pp_ent,
+                         enum spq_mode comp_mode,
+                         struct ecore_spq_comp_cb *p_comp_data)
+{
+       struct vport_filter_update_ramrod_data *p_ramrod;
+       u8 vport_to_add_to = 0, vport_to_remove_from = 0;
+       struct eth_filter_cmd *p_first_filter;
+       struct eth_filter_cmd *p_second_filter;
+       struct ecore_sp_init_data init_data;
+       enum eth_filter_action action;
+       enum _ecore_status_t rc;
+
+       rc = ecore_fw_vport(p_hwfn, p_filter_cmd->vport_to_remove_from,
+                           &vport_to_remove_from);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       rc = ecore_fw_vport(p_hwfn, p_filter_cmd->vport_to_add_to,
+                           &vport_to_add_to);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       /* Get SPQ entry */
+       OSAL_MEMSET(&init_data, 0, sizeof(init_data));
+       init_data.cid = ecore_spq_get_cid(p_hwfn);
+       init_data.opaque_fid = opaque_fid;
+       init_data.comp_mode = comp_mode;
+       init_data.p_comp_data = p_comp_data;
+
+       rc = ecore_sp_init_request(p_hwfn, pp_ent,
+                                  ETH_RAMROD_FILTERS_UPDATE,
+                                  PROTOCOLID_ETH, &init_data);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       *pp_ramrod = &(*pp_ent)->ramrod.vport_filter_update;
+       p_ramrod = *pp_ramrod;
+       p_ramrod->filter_cmd_hdr.rx = p_filter_cmd->is_rx_filter ? 1 : 0;
+       p_ramrod->filter_cmd_hdr.tx = p_filter_cmd->is_tx_filter ? 1 : 0;
+
+#ifndef ASIC_ONLY
+       if (CHIP_REV_IS_SLOW(p_hwfn->p_dev)) {
+               DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
+                          "Non-Asic - prevent Tx filters\n");
+               p_ramrod->filter_cmd_hdr.tx = 0;
+       }
+#endif
+
+       switch (p_filter_cmd->opcode) {
+       case ECORE_FILTER_REPLACE:
+       case ECORE_FILTER_MOVE:
+               p_ramrod->filter_cmd_hdr.cmd_cnt = 2;
+               break;
+       default:
+               p_ramrod->filter_cmd_hdr.cmd_cnt = 1;
+               break;
+       }
+
+       p_first_filter = &p_ramrod->filter_cmds[0];
+       p_second_filter = &p_ramrod->filter_cmds[1];
+
+       switch (p_filter_cmd->type) {
+       case ECORE_FILTER_MAC:
+               p_first_filter->type = ETH_FILTER_TYPE_MAC;
+               break;
+       case ECORE_FILTER_VLAN:
+               p_first_filter->type = ETH_FILTER_TYPE_VLAN;
+               break;
+       case ECORE_FILTER_MAC_VLAN:
+               p_first_filter->type = ETH_FILTER_TYPE_PAIR;
+               break;
+       case ECORE_FILTER_INNER_MAC:
+               p_first_filter->type = ETH_FILTER_TYPE_INNER_MAC;
+               break;
+       case ECORE_FILTER_INNER_VLAN:
+               p_first_filter->type = ETH_FILTER_TYPE_INNER_VLAN;
+               break;
+       case ECORE_FILTER_INNER_PAIR:
+               p_first_filter->type = ETH_FILTER_TYPE_INNER_PAIR;
+               break;
+       case ECORE_FILTER_INNER_MAC_VNI_PAIR:
+               p_first_filter->type = ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR;
+               break;
+       case ECORE_FILTER_MAC_VNI_PAIR:
+               p_first_filter->type = ETH_FILTER_TYPE_MAC_VNI_PAIR;
+               break;
+       case ECORE_FILTER_VNI:
+               p_first_filter->type = ETH_FILTER_TYPE_VNI;
+               break;
+       }
+
+       if ((p_first_filter->type == ETH_FILTER_TYPE_MAC) ||
+           (p_first_filter->type == ETH_FILTER_TYPE_PAIR) ||
+           (p_first_filter->type == ETH_FILTER_TYPE_INNER_MAC) ||
+           (p_first_filter->type == ETH_FILTER_TYPE_INNER_PAIR) ||
+           (p_first_filter->type == ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR) ||
+           (p_first_filter->type == ETH_FILTER_TYPE_MAC_VNI_PAIR))
+               ecore_set_fw_mac_addr(&p_first_filter->mac_msb,
+                                     &p_first_filter->mac_mid,
+                                     &p_first_filter->mac_lsb,
+                                     (u8 *)p_filter_cmd->mac);
+
+       if ((p_first_filter->type == ETH_FILTER_TYPE_VLAN) ||
+           (p_first_filter->type == ETH_FILTER_TYPE_PAIR) ||
+           (p_first_filter->type == ETH_FILTER_TYPE_INNER_VLAN) ||
+           (p_first_filter->type == ETH_FILTER_TYPE_INNER_PAIR))
+               p_first_filter->vlan_id = OSAL_CPU_TO_LE16(p_filter_cmd->vlan);
+
+       if ((p_first_filter->type == ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR) ||
+           (p_first_filter->type == ETH_FILTER_TYPE_MAC_VNI_PAIR) ||
+           (p_first_filter->type == ETH_FILTER_TYPE_VNI))
+               p_first_filter->vni = OSAL_CPU_TO_LE32(p_filter_cmd->vni);
+
+       if (p_filter_cmd->opcode == ECORE_FILTER_MOVE) {
+               p_second_filter->type = p_first_filter->type;
+               p_second_filter->mac_msb = p_first_filter->mac_msb;
+               p_second_filter->mac_mid = p_first_filter->mac_mid;
+               p_second_filter->mac_lsb = p_first_filter->mac_lsb;
+               p_second_filter->vlan_id = p_first_filter->vlan_id;
+               p_second_filter->vni = p_first_filter->vni;
+
+               p_first_filter->action = ETH_FILTER_ACTION_REMOVE;
+
+               p_first_filter->vport_id = vport_to_remove_from;
+
+               p_second_filter->action = ETH_FILTER_ACTION_ADD;
+               p_second_filter->vport_id = vport_to_add_to;
+       } else if (p_filter_cmd->opcode == ECORE_FILTER_REPLACE) {
+               p_first_filter->vport_id = vport_to_add_to;
+               OSAL_MEMCPY(p_second_filter, p_first_filter,
+                           sizeof(*p_second_filter));
+               p_first_filter->action = ETH_FILTER_ACTION_REMOVE_ALL;
+               p_second_filter->action = ETH_FILTER_ACTION_ADD;
+       } else {
+               action = ecore_filter_action(p_filter_cmd->opcode);
+
+               if (action == MAX_ETH_FILTER_ACTION) {
+                       DP_NOTICE(p_hwfn, true,
+                                 "%d is not supported yet\n",
+                                 p_filter_cmd->opcode);
+                       return ECORE_NOTIMPL;
+               }
+
+               p_first_filter->action = action;
+               p_first_filter->vport_id =
+                   (p_filter_cmd->opcode == ECORE_FILTER_REMOVE) ?
+                   vport_to_remove_from : vport_to_add_to;
+       }
+
+       return ECORE_SUCCESS;
+}
+
+enum _ecore_status_t
+ecore_sp_eth_filter_ucast(struct ecore_hwfn *p_hwfn,
+                         u16 opaque_fid,
+                         struct ecore_filter_ucast *p_filter_cmd,
+                         enum spq_mode comp_mode,
+                         struct ecore_spq_comp_cb *p_comp_data)
+{
+       struct vport_filter_update_ramrod_data *p_ramrod = OSAL_NULL;
+       struct ecore_spq_entry *p_ent = OSAL_NULL;
+       struct eth_filter_cmd_header *p_header;
+       enum _ecore_status_t rc;
+
+       rc = ecore_filter_ucast_common(p_hwfn, opaque_fid, p_filter_cmd,
+                                      &p_ramrod, &p_ent,
+                                      comp_mode, p_comp_data);
+       if (rc != ECORE_SUCCESS) {
+               DP_ERR(p_hwfn, "Uni. filter command failed %d\n", rc);
+               return rc;
+       }
+       p_header = &p_ramrod->filter_cmd_hdr;
+       p_header->assert_on_error = p_filter_cmd->assert_on_error;
+
+       rc = ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
+       if (rc != ECORE_SUCCESS) {
+               DP_ERR(p_hwfn, "Unicast filter ADD command failed %d\n", rc);
+               return rc;
+       }
+
+       DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
+                  "Unicast filter configured, opcode = %s, type = %s, cmd_cnt = %d, is_rx_filter = %d, is_tx_filter = %d\n",
+                  (p_filter_cmd->opcode == ECORE_FILTER_ADD) ? "ADD" :
+                  ((p_filter_cmd->opcode == ECORE_FILTER_REMOVE) ?
+                   "REMOVE" :
+                   ((p_filter_cmd->opcode == ECORE_FILTER_MOVE) ?
+                    "MOVE" : "REPLACE")),
+                  (p_filter_cmd->type == ECORE_FILTER_MAC) ? "MAC" :
+                  ((p_filter_cmd->type == ECORE_FILTER_VLAN) ?
+                   "VLAN" : "MAC & VLAN"),
+                  p_ramrod->filter_cmd_hdr.cmd_cnt,
+                  p_filter_cmd->is_rx_filter, p_filter_cmd->is_tx_filter);
+       DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
+                  "vport_to_add_to = %d, vport_to_remove_from = %d, mac = %2x:%2x:%2x:%2x:%2x:%2x, vlan = %d\n",
+                  p_filter_cmd->vport_to_add_to,
+                  p_filter_cmd->vport_to_remove_from,
+                  p_filter_cmd->mac[0], p_filter_cmd->mac[1],
+                  p_filter_cmd->mac[2], p_filter_cmd->mac[3],
+                  p_filter_cmd->mac[4], p_filter_cmd->mac[5],
+                  p_filter_cmd->vlan);
+
+       return ECORE_SUCCESS;
+}
+
+/*******************************************************************************
+ * Description:
+ *         Calculates crc 32 on a buffer
+ *         Note: crc32_length MUST be aligned to 8
+ * Return:
+ ******************************************************************************/
+static u32 ecore_calc_crc32c(u8 *crc32_packet,
+                            u32 crc32_length, u32 crc32_seed, u8 complement)
+{
+       u32 byte = 0, bit = 0, crc32_result = crc32_seed;
+       u8 msb = 0, current_byte = 0;
+
+       if ((crc32_packet == OSAL_NULL) ||
+           (crc32_length == 0) || ((crc32_length % 8) != 0)) {
+               return crc32_result;
+       }
+
+       for (byte = 0; byte < crc32_length; byte++) {
+               current_byte = crc32_packet[byte];
+               for (bit = 0; bit < 8; bit++) {
+                       msb = (u8)(crc32_result >> 31);
+                       crc32_result = crc32_result << 1;
+                       if (msb != (0x1 & (current_byte >> bit))) {
+                               crc32_result = crc32_result ^ CRC32_POLY;
+                               crc32_result |= 1;
+                       }
+               }
+       }
+
+       return crc32_result;
+}
+
+static OSAL_INLINE u32 ecore_crc32c_le(u32 seed, u8 *mac, u32 len)
+{
+       u32 packet_buf[2] = { 0 };
+
+       OSAL_MEMCPY((u8 *)(&packet_buf[0]), &mac[0], 6);
+       return ecore_calc_crc32c((u8 *)packet_buf, 8, seed, 0);
+}
+
+u8 ecore_mcast_bin_from_mac(u8 *mac)
+{
+       u32 crc = ecore_crc32c_le(ETH_MULTICAST_BIN_FROM_MAC_SEED,
+                                 mac, ETH_ALEN);
+
+       return crc & 0xff;
+}
+
+static enum _ecore_status_t
+ecore_sp_eth_filter_mcast(struct ecore_hwfn *p_hwfn,
+                         u16 opaque_fid,
+                         struct ecore_filter_mcast *p_filter_cmd,
+                         enum spq_mode comp_mode,
+                         struct ecore_spq_comp_cb *p_comp_data)
+{
+       struct vport_update_ramrod_data *p_ramrod = OSAL_NULL;
+       unsigned long bins[ETH_MULTICAST_MAC_BINS_IN_REGS];
+       struct ecore_spq_entry *p_ent = OSAL_NULL;
+       struct ecore_sp_init_data init_data;
+       enum _ecore_status_t rc;
+       u8 abs_vport_id = 0;
+       int i;
+
+       rc = ecore_fw_vport(p_hwfn,
+                           (p_filter_cmd->opcode == ECORE_FILTER_ADD) ?
+                           p_filter_cmd->vport_to_add_to :
+                           p_filter_cmd->vport_to_remove_from, &abs_vport_id);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       /* Get SPQ entry */
+       OSAL_MEMSET(&init_data, 0, sizeof(init_data));
+       init_data.cid = ecore_spq_get_cid(p_hwfn);
+       init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
+       init_data.comp_mode = comp_mode;
+       init_data.p_comp_data = p_comp_data;
+
+       rc = ecore_sp_init_request(p_hwfn, &p_ent,
+                                  ETH_RAMROD_VPORT_UPDATE,
+                                  PROTOCOLID_ETH, &init_data);
+       if (rc != ECORE_SUCCESS) {
+               DP_ERR(p_hwfn, "Multi-cast command failed %d\n", rc);
+               return rc;
+       }
+
+       p_ramrod = &p_ent->ramrod.vport_update;
+       p_ramrod->common.update_approx_mcast_flg = 1;
+
+       /* explicitly clear out the entire vector */
+       OSAL_MEMSET(&p_ramrod->approx_mcast.bins,
+                   0, sizeof(p_ramrod->approx_mcast.bins));
+       OSAL_MEMSET(bins, 0, sizeof(unsigned long) *
+                   ETH_MULTICAST_MAC_BINS_IN_REGS);
+
+       if (p_filter_cmd->opcode == ECORE_FILTER_ADD) {
+               /* filter ADD op is explicit set op and it removes
+                *  any existing filters for the vport.
+                */
+               for (i = 0; i < p_filter_cmd->num_mc_addrs; i++) {
+                       u32 bit;
+
+                       bit = ecore_mcast_bin_from_mac(p_filter_cmd->mac[i]);
+                       OSAL_SET_BIT(bit, bins);
+               }
+
+               /* Convert to correct endianity */
+               for (i = 0; i < ETH_MULTICAST_MAC_BINS_IN_REGS; i++) {
+                       struct vport_update_ramrod_mcast *p_ramrod_bins;
+                       u32 *p_bins = (u32 *)bins;
+
+                       p_ramrod_bins = &p_ramrod->approx_mcast;
+                       p_ramrod_bins->bins[i] = OSAL_CPU_TO_LE32(p_bins[i]);
+               }
+       }
+
+       p_ramrod->common.vport_id = abs_vport_id;
+
+       rc = ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
+       if (rc != ECORE_SUCCESS)
+               DP_ERR(p_hwfn, "Multicast filter command failed %d\n", rc);
+
+       return rc;
+}
+
+enum _ecore_status_t
+ecore_filter_mcast_cmd(struct ecore_dev *p_dev,
+                      struct ecore_filter_mcast *p_filter_cmd,
+                      enum spq_mode comp_mode,
+                      struct ecore_spq_comp_cb *p_comp_data)
+{
+       enum _ecore_status_t rc = ECORE_SUCCESS;
+       int i;
+
+       /* only ADD and REMOVE operations are supported for multi-cast */
+       if ((p_filter_cmd->opcode != ECORE_FILTER_ADD &&
+            (p_filter_cmd->opcode != ECORE_FILTER_REMOVE)) ||
+           (p_filter_cmd->num_mc_addrs > ECORE_MAX_MC_ADDRS)) {
+               return ECORE_INVAL;
+       }
+
+       for_each_hwfn(p_dev, i) {
+               struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
+
+               if (IS_VF(p_dev)) {
+                       ecore_vf_pf_filter_mcast(p_hwfn, p_filter_cmd);
+                       continue;
+               }
+
+               rc = ecore_sp_eth_filter_mcast(p_hwfn,
+                                              p_hwfn->hw_info.opaque_fid,
+                                              p_filter_cmd,
+                                              comp_mode, p_comp_data);
+               if (rc != ECORE_SUCCESS)
+                       break;
+       }
+
+       return rc;
+}
+
+enum _ecore_status_t
+ecore_filter_ucast_cmd(struct ecore_dev *p_dev,
+                      struct ecore_filter_ucast *p_filter_cmd,
+                      enum spq_mode comp_mode,
+                      struct ecore_spq_comp_cb *p_comp_data)
+{
+       enum _ecore_status_t rc = ECORE_SUCCESS;
+       int i;
+
+       for_each_hwfn(p_dev, i) {
+               struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
+
+               if (IS_VF(p_dev)) {
+                       rc = ecore_vf_pf_filter_ucast(p_hwfn, p_filter_cmd);
+                       continue;
+               }
+
+               rc = ecore_sp_eth_filter_ucast(p_hwfn,
+                                              p_hwfn->hw_info.opaque_fid,
+                                              p_filter_cmd,
+                                              comp_mode, p_comp_data);
+               if (rc != ECORE_SUCCESS)
+                       break;
+       }
+
+       return rc;
+}
+
+/* IOV related */
+enum _ecore_status_t ecore_sp_vf_start(struct ecore_hwfn *p_hwfn,
+                                      u32 concrete_vfid, u16 opaque_vfid)
+{
+       struct vf_start_ramrod_data *p_ramrod = OSAL_NULL;
+       struct ecore_spq_entry *p_ent = OSAL_NULL;
+       enum _ecore_status_t rc = ECORE_NOTIMPL;
+       struct ecore_sp_init_data init_data;
+
+       /* Get SPQ entry */
+       OSAL_MEMSET(&init_data, 0, sizeof(init_data));
+       init_data.cid = ecore_spq_get_cid(p_hwfn);
+       init_data.opaque_fid = opaque_vfid;
+       init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
+
+       rc = ecore_sp_init_request(p_hwfn, &p_ent,
+                                  COMMON_RAMROD_VF_START,
+                                  PROTOCOLID_COMMON, &init_data);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       p_ramrod = &p_ent->ramrod.vf_start;
+
+       p_ramrod->vf_id = GET_FIELD(concrete_vfid, PXP_CONCRETE_FID_VFID);
+       p_ramrod->opaque_fid = OSAL_CPU_TO_LE16(opaque_vfid);
+
+       switch (p_hwfn->hw_info.personality) {
+       case ECORE_PCI_ETH:
+               p_ramrod->personality = PERSONALITY_ETH;
+               break;
+       default:
+               DP_NOTICE(p_hwfn, true, "Unknown VF personality %d\n",
+                         p_hwfn->hw_info.personality);
+               return ECORE_INVAL;
+       }
+
+       return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
+}
+
+enum _ecore_status_t ecore_sp_vf_update(struct ecore_hwfn *p_hwfn)
+{
+       return ECORE_NOTIMPL;
+}
+
+enum _ecore_status_t ecore_sp_vf_stop(struct ecore_hwfn *p_hwfn,
+                                     u32 concrete_vfid, u16 opaque_vfid)
+{
+       enum _ecore_status_t rc = ECORE_NOTIMPL;
+       struct vf_stop_ramrod_data *p_ramrod = OSAL_NULL;
+       struct ecore_spq_entry *p_ent = OSAL_NULL;
+       struct ecore_sp_init_data init_data;
+
+       /* Get SPQ entry */
+       OSAL_MEMSET(&init_data, 0, sizeof(init_data));
+       init_data.cid = ecore_spq_get_cid(p_hwfn);
+       init_data.opaque_fid = opaque_vfid;
+       init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
+
+       rc = ecore_sp_init_request(p_hwfn, &p_ent,
+                                  COMMON_RAMROD_VF_STOP,
+                                  PROTOCOLID_COMMON, &init_data);
+       if (rc != ECORE_SUCCESS)
+               return rc;
+
+       p_ramrod = &p_ent->ramrod.vf_stop;
+
+       p_ramrod->vf_id = GET_FIELD(concrete_vfid, PXP_CONCRETE_FID_VFID);
+
+       return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
+}
+
+/* Statistics related code */
+static void __ecore_get_vport_pstats_addrlen(struct ecore_hwfn *p_hwfn,
+                                            u32 *p_addr, u32 *p_len,
+                                            u16 statistics_bin)
+{
+       if (IS_PF(p_hwfn->p_dev)) {
+               *p_addr = BAR0_MAP_REG_PSDM_RAM +
+                   PSTORM_QUEUE_STAT_OFFSET(statistics_bin);
+               *p_len = sizeof(struct eth_pstorm_per_queue_stat);
+       } else {
+               struct ecore_vf_iov *p_iov = p_hwfn->vf_iov_info;
+               struct pfvf_acquire_resp_tlv *p_resp = &p_iov->acquire_resp;
+
+               *p_addr = p_resp->pfdev_info.stats_info.pstats.address;
+               *p_len = p_resp->pfdev_info.stats_info.pstats.len;
+       }
+}
+
+static void __ecore_get_vport_pstats(struct ecore_hwfn *p_hwfn,
+                                    struct ecore_ptt *p_ptt,
+                                    struct ecore_eth_stats *p_stats,
+                                    u16 statistics_bin)
+{
+       struct eth_pstorm_per_queue_stat pstats;
+       u32 pstats_addr = 0, pstats_len = 0;
+
+       __ecore_get_vport_pstats_addrlen(p_hwfn, &pstats_addr, &pstats_len,
+                                        statistics_bin);
+
+       OSAL_MEMSET(&pstats, 0, sizeof(pstats));
+       ecore_memcpy_from(p_hwfn, p_ptt, &pstats, pstats_addr, pstats_len);
+
+       p_stats->tx_ucast_bytes += HILO_64_REGPAIR(pstats.sent_ucast_bytes);
+       p_stats->tx_mcast_bytes += HILO_64_REGPAIR(pstats.sent_mcast_bytes);
+       p_stats->tx_bcast_bytes += HILO_64_REGPAIR(pstats.sent_bcast_bytes);
+       p_stats->tx_ucast_pkts += HILO_64_REGPAIR(pstats.sent_ucast_pkts);
+       p_stats->tx_mcast_pkts += HILO_64_REGPAIR(pstats.sent_mcast_pkts);
+       p_stats->tx_bcast_pkts += HILO_64_REGPAIR(pstats.sent_bcast_pkts);
+       p_stats->tx_err_drop_pkts += HILO_64_REGPAIR(pstats.error_drop_pkts);
+}
+
+static void __ecore_get_vport_tstats(struct ecore_hwfn *p_hwfn,
+                                    struct ecore_ptt *p_ptt,
+                                    struct ecore_eth_stats *p_stats,
+                                    u16 statistics_bin)
+{
+       struct tstorm_per_port_stat tstats;
+       u32 tstats_addr, tstats_len;
+
+       if (IS_PF(p_hwfn->p_dev)) {
+               tstats_addr = BAR0_MAP_REG_TSDM_RAM +
+                   TSTORM_PORT_STAT_OFFSET(MFW_PORT(p_hwfn));
+               tstats_len = sizeof(struct tstorm_per_port_stat);
+       } else {
+               struct ecore_vf_iov *p_iov = p_hwfn->vf_iov_info;
+               struct pfvf_acquire_resp_tlv *p_resp = &p_iov->acquire_resp;
+
+               tstats_addr = p_resp->pfdev_info.stats_info.tstats.address;
+               tstats_len = p_resp->pfdev_info.stats_info.tstats.len;
+       }
+
+       OSAL_MEMSET(&tstats, 0, sizeof(tstats));
+       ecore_memcpy_from(p_hwfn, p_ptt, &tstats, tstats_addr, tstats_len);
+
+       p_stats->mftag_filter_discards +=
+           HILO_64_REGPAIR(tstats.mftag_filter_discard);
+       p_stats->mac_filter_discards +=
+           HILO_64_REGPAIR(tstats.eth_mac_filter_discard);
+}
+
+static void __ecore_get_vport_ustats_addrlen(struct ecore_hwfn *p_hwfn,
+                                            u32 *p_addr, u32 *p_len,
+                                            u16 statistics_bin)
+{
+       if (IS_PF(p_hwfn->p_dev)) {
+               *p_addr = BAR0_MAP_REG_USDM_RAM +
+                   USTORM_QUEUE_STAT_OFFSET(statistics_bin);
+               *p_len = sizeof(struct eth_ustorm_per_queue_stat);
+       } else {
+               struct ecore_vf_iov *p_iov = p_hwfn->vf_iov_info;
+               struct pfvf_acquire_resp_tlv *p_resp = &p_iov->acquire_resp;
+
+               *p_addr = p_resp->pfdev_info.stats_info.ustats.address;
+               *p_len = p_resp->pfdev_info.stats_info.ustats.len;
+       }
+}
+
+static void __ecore_get_vport_ustats(struct ecore_hwfn *p_hwfn,
+                                    struct ecore_ptt *p_ptt,
+                                    struct ecore_eth_stats *p_stats,
+                                    u16 statistics_bin)
+{
+       struct eth_ustorm_per_queue_stat ustats;
+       u32 ustats_addr = 0, ustats_len = 0;
+
+       __ecore_get_vport_ustats_addrlen(p_hwfn, &ustats_addr, &ustats_len,
+                                        statistics_bin);
+
+       OSAL_MEMSET(&ustats, 0, sizeof(ustats));
+       ecore_memcpy_from(p_hwfn, p_ptt, &ustats, ustats_addr, ustats_len);
+
+       p_stats->rx_ucast_bytes += HILO_64_REGPAIR(ustats.rcv_ucast_bytes);
+       p_stats->rx_mcast_bytes += HILO_64_REGPAIR(ustats.rcv_mcast_bytes);
+       p_stats->rx_bcast_bytes += HILO_64_REGPAIR(ustats.rcv_bcast_bytes);
+       p_stats->rx_ucast_pkts += HILO_64_REGPAIR(ustats.rcv_ucast_pkts);
+       p_stats->rx_mcast_pkts += HILO_64_REGPAIR(ustats.rcv_mcast_pkts);
+       p_stats->rx_bcast_pkts += HILO_64_REGPAIR(ustats.rcv_bcast_pkts);
+}
+
+static void __ecore_get_vport_mstats_addrlen(struct ecore_hwfn *p_hwfn,
+                                            u32 *p_addr, u32 *p_len,
+                                            u16 statistics_bin)
+{
+       if (IS_PF(p_hwfn->p_dev)) {
+               *p_addr = BAR0_MAP_REG_MSDM_RAM +
+                   MSTORM_QUEUE_STAT_OFFSET(statistics_bin);
+               *p_len = sizeof(struct eth_mstorm_per_queue_stat);
+       } else {
+               struct ecore_vf_iov *p_iov = p_hwfn->vf_iov_info;
+               struct pfvf_acquire_resp_tlv *p_resp = &p_iov->acquire_resp;
+
+               *p_addr = p_resp->pfdev_info.stats_info.mstats.address;
+               *p_len = p_resp->pfdev_info.stats_info.mstats.len;
+       }
+}
+
+static void __ecore_get_vport_mstats(struct ecore_hwfn *p_hwfn,
+                                    struct ecore_ptt *p_ptt,
+                                    struct ecore_eth_stats *p_stats,
+                                    u16 statistics_bin)
+{
+       struct eth_mstorm_per_queue_stat mstats;
+       u32 mstats_addr = 0, mstats_len = 0;
+
+       __ecore_get_vport_mstats_addrlen(p_hwfn, &mstats_addr, &mstats_len,
+                                        statistics_bin);
+
+       OSAL_MEMSET(&mstats, 0, sizeof(mstats));
+       ecore_memcpy_from(p_hwfn, p_ptt, &mstats, mstats_addr, mstats_len);
+
+       p_stats->no_buff_discards += HILO_64_REGPAIR(mstats.no_buff_discard);
+       p_stats->packet_too_big_discard +=
+           HILO_64_REGPAIR(mstats.packet_too_big_discard);
+       p_stats->ttl0_discard += HILO_64_REGPAIR(mstats.ttl0_discard);
+       p_stats->tpa_coalesced_pkts +=
+           HILO_64_REGPAIR(mstats.tpa_coalesced_pkts);
+       p_stats->tpa_coalesced_events +=
+           HILO_64_REGPAIR(mstats.tpa_coalesced_events);
+       p_stats->tpa_aborts_num += HILO_64_REGPAIR(mstats.tpa_aborts_num);
+       p_stats->tpa_coalesced_bytes +=
+           HILO_64_REGPAIR(mstats.tpa_coalesced_bytes);
+}
+
+static void __ecore_get_vport_port_stats(struct ecore_hwfn *p_hwfn,
+                                        struct ecore_ptt *p_ptt,
+                                        struct ecore_eth_stats *p_stats)
+{
+       struct port_stats port_stats;
+       int j;
+
+       OSAL_MEMSET(&port_stats, 0, sizeof(port_stats));
+
+       ecore_memcpy_from(p_hwfn, p_ptt, &port_stats,
+                         p_hwfn->mcp_info->port_addr +
+                         OFFSETOF(struct public_port, stats),
+                         sizeof(port_stats));
+
+       p_stats->rx_64_byte_packets += port_stats.pmm.r64;
+       p_stats->rx_65_to_127_byte_packets += port_stats.pmm.r127;
+       p_stats->rx_128_to_255_byte_packets += port_stats.pmm.r255;
+       p_stats->rx_256_to_511_byte_packets += port_stats.pmm.r511;
+       p_stats->rx_512_to_1023_byte_packets += port_stats.pmm.r1023;
+       p_stats->rx_1024_to_1518_byte_packets += port_stats.pmm.r1518;
+       p_stats->rx_1519_to_1522_byte_packets += port_stats.pmm.r1522;
+       p_stats->rx_1519_to_2047_byte_packets += port_stats.pmm.r2047;
+       p_stats->rx_2048_to_4095_byte_packets += port_stats.pmm.r4095;
+       p_stats->rx_4096_to_9216_byte_packets += port_stats.pmm.r9216;
+       p_stats->rx_9217_to_16383_byte_packets += port_stats.pmm.r16383;
+       p_stats->rx_crc_errors += port_stats.pmm.rfcs;
+       p_stats->rx_mac_crtl_frames += port_stats.pmm.rxcf;
+       p_stats->rx_pause_frames += port_stats.pmm.rxpf;
+       p_stats->rx_pfc_frames += port_stats.pmm.rxpp;
+       p_stats->rx_align_errors += port_stats.pmm.raln;
+       p_stats->rx_carrier_errors += port_stats.pmm.rfcr;
+       p_stats->rx_oversize_packets += port_stats.pmm.rovr;
+       p_stats->rx_jabbers += port_stats.pmm.rjbr;
+       p_stats->rx_undersize_packets += port_stats.pmm.rund;
+       p_stats->rx_fragments += port_stats.pmm.rfrg;
+       p_stats->tx_64_byte_packets += port_stats.pmm.t64;
+       p_stats->tx_65_to_127_byte_packets += port_stats.pmm.t127;
+       p_stats->tx_128_to_255_byte_packets += port_stats.pmm.t255;
+       p_stats->tx_256_to_511_byte_packets += port_stats.pmm.t511;
+       p_stats->tx_512_to_1023_byte_packets += port_stats.pmm.t1023;
+       p_stats->tx_1024_to_1518_byte_packets += port_stats.pmm.t1518;
+       p_stats->tx_1519_to_2047_byte_packets += port_stats.pmm.t2047;
+       p_stats->tx_2048_to_4095_byte_packets += port_stats.pmm.t4095;
+       p_stats->tx_4096_to_9216_byte_packets += port_stats.pmm.t9216;
+       p_stats->tx_9217_to_16383_byte_packets += port_stats.pmm.t16383;
+       p_stats->tx_pause_frames += port_stats.pmm.txpf;
+       p_stats->tx_pfc_frames += port_stats.pmm.txpp;
+       p_stats->tx_lpi_entry_count += port_stats.pmm.tlpiec;
+       p_stats->tx_total_collisions += port_stats.pmm.tncl;
+       p_stats->rx_mac_bytes += port_stats.pmm.rbyte;
+       p_stats->rx_mac_uc_packets += port_stats.pmm.rxuca;
+       p_stats->rx_mac_mc_packets += port_stats.pmm.rxmca;
+       p_stats->rx_mac_bc_packets += port_stats.pmm.rxbca;
+       p_stats->rx_mac_frames_ok += port_stats.pmm.rxpok;
+       p_stats->tx_mac_bytes += port_stats.pmm.tbyte;
+       p_stats->tx_mac_uc_packets += port_stats.pmm.txuca;
+       p_stats->tx_mac_mc_packets += port_stats.pmm.txmca;
+       p_stats->tx_mac_bc_packets += port_stats.pmm.txbca;
+       p_stats->tx_mac_ctrl_frames += port_stats.pmm.txcf;
+       for (j = 0; j < 8; j++) {
+               p_stats->brb_truncates += port_stats.brb.brb_truncate[j];
+               p_stats->brb_discards += port_stats.brb.brb_discard[j];
+       }
+}
+
+void __ecore_get_vport_stats(struct ecore_hwfn *p_hwfn,
+                            struct ecore_ptt *p_ptt,
+                            struct ecore_eth_stats *stats,
+                            u16 statistics_bin, bool b_get_port_stats)
+{
+       __ecore_get_vport_mstats(p_hwfn, p_ptt, stats, statistics_bin);
+       __ecore_get_vport_ustats(p_hwfn, p_ptt, stats, statistics_bin);
+       __ecore_get_vport_tstats(p_hwfn, p_ptt, stats, statistics_bin);
+       __ecore_get_vport_pstats(p_hwfn, p_ptt, stats, statistics_bin);
+
+#ifndef ASIC_ONLY
+       /* Avoid getting PORT stats for emulation. */
+       if (CHIP_REV_IS_EMUL(p_hwfn->p_dev))
+               return;
+#endif
+
+       if (b_get_port_stats && p_hwfn->mcp_info)
+               __ecore_get_vport_port_stats(p_hwfn, p_ptt, stats);
+}
+
+static void _ecore_get_vport_stats(struct ecore_dev *p_dev,
+                                  struct ecore_eth_stats *stats)
+{
+       u8 fw_vport = 0;
+       int i;
+
+       OSAL_MEMSET(stats, 0, sizeof(*stats));
+
+       for_each_hwfn(p_dev, i) {
+               struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
+               struct ecore_ptt *p_ptt = IS_PF(p_dev) ?
+                   ecore_ptt_acquire(p_hwfn) : OSAL_NULL;
+
+               if (IS_PF(p_dev)) {
+                       /* The main vport index is relative first */
+                       if (ecore_fw_vport(p_hwfn, 0, &fw_vport)) {
+                               DP_ERR(p_hwfn, "No vport available!\n");
+                               goto out;
+                       }
+               }
+
+               if (IS_PF(p_dev) && !p_ptt) {
+                       DP_ERR(p_hwfn, "Failed to acquire ptt\n");
+                       continue;
+               }
+
+               __ecore_get_vport_stats(p_hwfn, p_ptt, stats, fw_vport,
+                                       IS_PF(p_dev) ? true : false);
+
+out:
+               if (IS_PF(p_dev))
+                       ecore_ptt_release(p_hwfn, p_ptt);
+       }
+}
+
+void ecore_get_vport_stats(struct ecore_dev *p_dev,
+                          struct ecore_eth_stats *stats)
+{
+       u32 i;
+
+       if (!p_dev) {
+               OSAL_MEMSET(stats, 0, sizeof(*stats));
+               return;
+       }
+
+       _ecore_get_vport_stats(p_dev, stats);
+
+       if (!p_dev->reset_stats)
+               return;
+
+       /* Reduce the statistics baseline */
+       for (i = 0; i < sizeof(struct ecore_eth_stats) / sizeof(u64); i++)
+               ((u64 *)stats)[i] -= ((u64 *)p_dev->reset_stats)[i];
+}
+
+/* zeroes V-PORT specific portion of stats (Port stats remains untouched) */
+void ecore_reset_vport_stats(struct ecore_dev *p_dev)
+{
+       int i;
+
+       for_each_hwfn(p_dev, i) {
+               struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
+               struct eth_mstorm_per_queue_stat mstats;
+               struct eth_ustorm_per_queue_stat ustats;
+               struct eth_pstorm_per_queue_stat pstats;
+               struct ecore_ptt *p_ptt = IS_PF(p_dev) ?
+                   ecore_ptt_acquire(p_hwfn) : OSAL_NULL;
+               u32 addr = 0, len = 0;
+
+               if (IS_PF(p_dev) && !p_ptt) {
+                       DP_ERR(p_hwfn, "Failed to acquire ptt\n");
+                       continue;
+               }
+
+               OSAL_MEMSET(&mstats, 0, sizeof(mstats));
+               __ecore_get_vport_mstats_addrlen(p_hwfn, &addr, &len, 0);
+               ecore_memcpy_to(p_hwfn, p_ptt, addr, &mstats, len);
+
+               OSAL_MEMSET(&ustats, 0, sizeof(ustats));
+               __ecore_get_vport_ustats_addrlen(p_hwfn, &addr, &len, 0);
+               ecore_memcpy_to(p_hwfn, p_ptt, addr, &ustats, len);
+
+               OSAL_MEMSET(&pstats, 0, sizeof(pstats));
+               __ecore_get_vport_pstats_addrlen(p_hwfn, &addr, &len, 0);
+               ecore_memcpy_to(p_hwfn, p_ptt, addr, &pstats, len);
+
+               if (IS_PF(p_dev))
+                       ecore_ptt_release(p_hwfn, p_ptt);
+       }
+
+       /* PORT statistics are not necessarily reset, so we need to
+        * read and create a baseline for future statistics.
+        */
+       if (!p_dev->reset_stats)
+               DP_INFO(p_dev, "Reset stats not allocated\n");
+       else
+               _ecore_get_vport_stats(p_dev, p_dev->reset_stats);
+}