New upstream version 17.11.5
[deb_dpdk.git] / drivers / net / bnx2x / elink.c
1 /*
2  * Copyright (c) 2007-2013 QLogic Corporation. All rights reserved.
3  *
4  * Eric Davis        <edavis@broadcom.com>
5  * David Christensen <davidch@broadcom.com>
6  * Gary Zambrano     <zambrano@broadcom.com>
7  *
8  * Copyright (c) 2013-2015 Brocade Communications Systems, Inc.
9  * Copyright (c) 2015 QLogic Corporation.
10  * All rights reserved.
11  * www.qlogic.com
12  *
13  * See LICENSE.bnx2x_pmd for copyright and licensing details.
14  */
15
16 #include "bnx2x.h"
17 #include "elink.h"
18 #include "ecore_mfw_req.h"
19 #include "ecore_fw_defs.h"
20 #include "ecore_hsi.h"
21 #include "ecore_reg.h"
22
23 static elink_status_t elink_link_reset(struct elink_params *params,
24                                        struct elink_vars *vars,
25                                        uint8_t reset_ext_phy);
26 static elink_status_t elink_check_half_open_conn(struct elink_params *params,
27                                                  struct elink_vars *vars,
28                                                  uint8_t notify);
29 static elink_status_t elink_sfp_module_detection(struct elink_phy *phy,
30                                                  struct elink_params *params);
31
32 #define MDIO_REG_BANK_CL73_IEEEB0                       0x0
33 #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL                0x0
34 #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN     0x0200
35 #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN          0x1000
36 #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_MAIN_RST       0x8000
37
38 #define MDIO_REG_BANK_CL73_IEEEB1                       0x10
39 #define MDIO_CL73_IEEEB1_AN_ADV1                        0x00
40 #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE                  0x0400
41 #define MDIO_CL73_IEEEB1_AN_ADV1_ASYMMETRIC             0x0800
42 #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH             0x0C00
43 #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK             0x0C00
44 #define MDIO_CL73_IEEEB1_AN_ADV2                                0x01
45 #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M             0x0000
46 #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX          0x0020
47 #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4           0x0040
48 #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR            0x0080
49 #define MDIO_CL73_IEEEB1_AN_LP_ADV1                     0x03
50 #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE               0x0400
51 #define MDIO_CL73_IEEEB1_AN_LP_ADV1_ASYMMETRIC          0x0800
52 #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_BOTH          0x0C00
53 #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK          0x0C00
54 #define MDIO_CL73_IEEEB1_AN_LP_ADV2                     0x04
55
56 #define MDIO_REG_BANK_RX0                               0x80b0
57 #define MDIO_RX0_RX_STATUS                              0x10
58 #define MDIO_RX0_RX_STATUS_SIGDET                       0x8000
59 #define MDIO_RX0_RX_STATUS_RX_SEQ_DONE                  0x1000
60 #define MDIO_RX0_RX_EQ_BOOST                            0x1c
61 #define MDIO_RX0_RX_EQ_BOOST_EQUALIZER_CTRL_MASK        0x7
62 #define MDIO_RX0_RX_EQ_BOOST_OFFSET_CTRL                0x10
63
64 #define MDIO_REG_BANK_RX1                               0x80c0
65 #define MDIO_RX1_RX_EQ_BOOST                            0x1c
66 #define MDIO_RX1_RX_EQ_BOOST_EQUALIZER_CTRL_MASK        0x7
67 #define MDIO_RX1_RX_EQ_BOOST_OFFSET_CTRL                0x10
68
69 #define MDIO_REG_BANK_RX2                               0x80d0
70 #define MDIO_RX2_RX_EQ_BOOST                            0x1c
71 #define MDIO_RX2_RX_EQ_BOOST_EQUALIZER_CTRL_MASK        0x7
72 #define MDIO_RX2_RX_EQ_BOOST_OFFSET_CTRL                0x10
73
74 #define MDIO_REG_BANK_RX3                               0x80e0
75 #define MDIO_RX3_RX_EQ_BOOST                            0x1c
76 #define MDIO_RX3_RX_EQ_BOOST_EQUALIZER_CTRL_MASK        0x7
77 #define MDIO_RX3_RX_EQ_BOOST_OFFSET_CTRL                0x10
78
79 #define MDIO_REG_BANK_RX_ALL                            0x80f0
80 #define MDIO_RX_ALL_RX_EQ_BOOST                         0x1c
81 #define MDIO_RX_ALL_RX_EQ_BOOST_EQUALIZER_CTRL_MASK     0x7
82 #define MDIO_RX_ALL_RX_EQ_BOOST_OFFSET_CTRL     0x10
83
84 #define MDIO_REG_BANK_TX0                               0x8060
85 #define MDIO_TX0_TX_DRIVER                              0x17
86 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK             0xf000
87 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT            12
88 #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK                 0x0f00
89 #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT                8
90 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK              0x00f0
91 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT             4
92 #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK                0x000e
93 #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT               1
94 #define MDIO_TX0_TX_DRIVER_ICBUF1T                      1
95
96 #define MDIO_REG_BANK_TX1                               0x8070
97 #define MDIO_TX1_TX_DRIVER                              0x17
98 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK             0xf000
99 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT            12
100 #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK                 0x0f00
101 #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT                8
102 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK              0x00f0
103 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT             4
104 #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK                0x000e
105 #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT               1
106 #define MDIO_TX0_TX_DRIVER_ICBUF1T                      1
107
108 #define MDIO_REG_BANK_TX2                               0x8080
109 #define MDIO_TX2_TX_DRIVER                              0x17
110 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK             0xf000
111 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT            12
112 #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK                 0x0f00
113 #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT                8
114 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK              0x00f0
115 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT             4
116 #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK                0x000e
117 #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT               1
118 #define MDIO_TX0_TX_DRIVER_ICBUF1T                      1
119
120 #define MDIO_REG_BANK_TX3                               0x8090
121 #define MDIO_TX3_TX_DRIVER                              0x17
122 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK             0xf000
123 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT            12
124 #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK                 0x0f00
125 #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT                8
126 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK              0x00f0
127 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT             4
128 #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK                0x000e
129 #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT               1
130 #define MDIO_TX0_TX_DRIVER_ICBUF1T                      1
131
132 #define MDIO_REG_BANK_XGXS_BLOCK0                       0x8000
133 #define MDIO_BLOCK0_XGXS_CONTROL                        0x10
134
135 #define MDIO_REG_BANK_XGXS_BLOCK1                       0x8010
136 #define MDIO_BLOCK1_LANE_CTRL0                          0x15
137 #define MDIO_BLOCK1_LANE_CTRL1                          0x16
138 #define MDIO_BLOCK1_LANE_CTRL2                          0x17
139 #define MDIO_BLOCK1_LANE_PRBS                           0x19
140
141 #define MDIO_REG_BANK_XGXS_BLOCK2                       0x8100
142 #define MDIO_XGXS_BLOCK2_RX_LN_SWAP                     0x10
143 #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE              0x8000
144 #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE        0x4000
145 #define MDIO_XGXS_BLOCK2_TX_LN_SWAP             0x11
146 #define MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE              0x8000
147 #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G       0x14
148 #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS      0x0001
149 #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS    0x0010
150 #define MDIO_XGXS_BLOCK2_TEST_MODE_LANE         0x15
151
152 #define MDIO_REG_BANK_GP_STATUS                         0x8120
153 #define MDIO_GP_STATUS_TOP_AN_STATUS1                           0x1B
154 #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE     0x0001
155 #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE     0x0002
156 #define MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS               0x0004
157 #define MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS             0x0008
158 #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE     0x0010
159 #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_LP_NP_BAM_ABLE       0x0020
160 #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE    0x0040
161 #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE    0x0080
162 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK         0x3f00
163 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M          0x0000
164 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M         0x0100
165 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G           0x0200
166 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G         0x0300
167 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G           0x0400
168 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G           0x0500
169 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG      0x0600
170 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4      0x0700
171 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG      0x0800
172 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G        0x0900
173 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G          0x0A00
174 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G          0x0B00
175 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G          0x0C00
176 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX        0x0D00
177 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4      0x0E00
178 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR       0x0F00
179 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI      0x1B00
180 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS    0x1E00
181 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI      0x1F00
182 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_KR2      0x3900
183
184 #define MDIO_REG_BANK_10G_PARALLEL_DETECT               0x8130
185 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS             0x10
186 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK             0x8000
187 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL            0x11
188 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN       0x1
189 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK               0x13
190 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT           (0xb71<<1)
191
192 #define MDIO_REG_BANK_SERDES_DIGITAL                    0x8300
193 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1                    0x10
194 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE                 0x0001
195 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_TBI_IF                     0x0002
196 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN           0x0004
197 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT       0x0008
198 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET                    0x0010
199 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE                  0x0020
200 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2                    0x11
201 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN                  0x0001
202 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_AN_FST_TMR                 0x0040
203 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1                     0x14
204 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SGMII                       0x0001
205 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_LINK                        0x0002
206 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_DUPLEX                      0x0004
207 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_MASK                  0x0018
208 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_SHIFT                 3
209 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_2_5G                  0x0018
210 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_1G                    0x0010
211 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_100M                  0x0008
212 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_10M                   0x0000
213 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2                     0x15
214 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED                 0x0002
215 #define MDIO_SERDES_DIGITAL_MISC1                               0x18
216 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_MASK                       0xE000
217 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_25M                        0x0000
218 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_100M                       0x2000
219 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_125M                       0x4000
220 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M                    0x6000
221 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_187_5M                     0x8000
222 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL                       0x0010
223 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK                      0x000f
224 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_2_5G                      0x0000
225 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_5G                        0x0001
226 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_6G                        0x0002
227 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_HIG                   0x0003
228 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4                   0x0004
229 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12G                       0x0005
230 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12_5G                     0x0006
231 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G                       0x0007
232 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_15G                       0x0008
233 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_16G                       0x0009
234
235 #define MDIO_REG_BANK_OVER_1G                           0x8320
236 #define MDIO_OVER_1G_DIGCTL_3_4                                 0x14
237 #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_MASK                              0xffe0
238 #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_SHIFT                             5
239 #define MDIO_OVER_1G_UP1                                        0x19
240 #define MDIO_OVER_1G_UP1_2_5G                                           0x0001
241 #define MDIO_OVER_1G_UP1_5G                                             0x0002
242 #define MDIO_OVER_1G_UP1_6G                                             0x0004
243 #define MDIO_OVER_1G_UP1_10G                                            0x0010
244 #define MDIO_OVER_1G_UP1_10GH                                           0x0008
245 #define MDIO_OVER_1G_UP1_12G                                            0x0020
246 #define MDIO_OVER_1G_UP1_12_5G                                          0x0040
247 #define MDIO_OVER_1G_UP1_13G                                            0x0080
248 #define MDIO_OVER_1G_UP1_15G                                            0x0100
249 #define MDIO_OVER_1G_UP1_16G                                            0x0200
250 #define MDIO_OVER_1G_UP2                                        0x1A
251 #define MDIO_OVER_1G_UP2_IPREDRIVER_MASK                                0x0007
252 #define MDIO_OVER_1G_UP2_IDRIVER_MASK                                   0x0038
253 #define MDIO_OVER_1G_UP2_PREEMPHASIS_MASK                               0x03C0
254 #define MDIO_OVER_1G_UP3                                        0x1B
255 #define MDIO_OVER_1G_UP3_HIGIG2                                         0x0001
256 #define MDIO_OVER_1G_LP_UP1                                     0x1C
257 #define MDIO_OVER_1G_LP_UP2                                     0x1D
258 #define MDIO_OVER_1G_LP_UP2_MR_ADV_OVER_1G_MASK                         0x03ff
259 #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK                            0x0780
260 #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT                           7
261 #define MDIO_OVER_1G_LP_UP3                                             0x1E
262
263 #define MDIO_REG_BANK_REMOTE_PHY                        0x8330
264 #define MDIO_REMOTE_PHY_MISC_RX_STATUS                          0x10
265 #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG     0x0010
266 #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG   0x0600
267
268 #define MDIO_REG_BANK_BAM_NEXT_PAGE                     0x8350
269 #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL                   0x10
270 #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE                  0x0001
271 #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN                  0x0002
272
273 #define MDIO_REG_BANK_CL73_USERB0               0x8370
274 #define MDIO_CL73_USERB0_CL73_UCTRL                             0x10
275 #define MDIO_CL73_USERB0_CL73_UCTRL_USTAT1_MUXSEL                       0x0002
276 #define MDIO_CL73_USERB0_CL73_USTAT1                            0x11
277 #define MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK                  0x0100
278 #define MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37                0x0400
279 #define MDIO_CL73_USERB0_CL73_BAM_CTRL1                         0x12
280 #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN                          0x8000
281 #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN             0x4000
282 #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN              0x2000
283 #define MDIO_CL73_USERB0_CL73_BAM_CTRL3                         0x14
284 #define MDIO_CL73_USERB0_CL73_BAM_CTRL3_USE_CL73_HCD_MR                 0x0001
285
286 #define MDIO_REG_BANK_AER_BLOCK                 0xFFD0
287 #define MDIO_AER_BLOCK_AER_REG                                  0x1E
288
289 #define MDIO_REG_BANK_COMBO_IEEE0               0xFFE0
290 #define MDIO_COMBO_IEEE0_MII_CONTROL                            0x10
291 #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK                   0x2040
292 #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_10                     0x0000
293 #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100                    0x2000
294 #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000                   0x0040
295 #define MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX                         0x0100
296 #define MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN                          0x0200
297 #define MDIO_COMBO_IEEO_MII_CONTROL_AN_EN                               0x1000
298 #define MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK                            0x4000
299 #define MDIO_COMBO_IEEO_MII_CONTROL_RESET                               0x8000
300 #define MDIO_COMBO_IEEE0_MII_STATUS                             0x11
301 #define MDIO_COMBO_IEEE0_MII_STATUS_LINK_PASS                           0x0004
302 #define MDIO_COMBO_IEEE0_MII_STATUS_AUTONEG_COMPLETE                    0x0020
303 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV                           0x14
304 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX                       0x0020
305 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_HALF_DUPLEX                       0x0040
306 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK                        0x0180
307 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE                        0x0000
308 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC                   0x0080
309 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC                  0x0100
310 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH                        0x0180
311 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_NEXT_PAGE                         0x8000
312 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1         0x15
313 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_NEXT_PAGE       0x8000
314 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_ACK             0x4000
315 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_MASK      0x0180
316 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_NONE      0x0000
317 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_BOTH      0x0180
318 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_HALF_DUP_CAP    0x0040
319 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_FULL_DUP_CAP    0x0020
320 /*WhenthelinkpartnerisinSGMIImode(bit0=1),then
321 bit15=link,bit12=duplex,bits11:10=speed,bit14=acknowledge.
322 Theotherbitsarereservedandshouldbezero*/
323 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_SGMII_MODE      0x0001
324
325 #define MDIO_PMA_DEVAD                  0x1
326 /*ieee*/
327 #define MDIO_PMA_REG_CTRL               0x0
328 #define MDIO_PMA_REG_STATUS             0x1
329 #define MDIO_PMA_REG_10G_CTRL2          0x7
330 #define MDIO_PMA_REG_TX_DISABLE         0x0009
331 #define MDIO_PMA_REG_RX_SD              0xa
332 /*bnx2x*/
333 #define MDIO_PMA_REG_BNX2X_CTRL         0x0096
334 #define MDIO_PMA_REG_FEC_CTRL           0x00ab
335 #define MDIO_PMA_LASI_RXCTRL            0x9000
336 #define MDIO_PMA_LASI_TXCTRL            0x9001
337 #define MDIO_PMA_LASI_CTRL              0x9002
338 #define MDIO_PMA_LASI_RXSTAT            0x9003
339 #define MDIO_PMA_LASI_TXSTAT            0x9004
340 #define MDIO_PMA_LASI_STAT              0x9005
341 #define MDIO_PMA_REG_PHY_IDENTIFIER     0xc800
342 #define MDIO_PMA_REG_DIGITAL_CTRL       0xc808
343 #define MDIO_PMA_REG_DIGITAL_STATUS     0xc809
344 #define MDIO_PMA_REG_TX_POWER_DOWN      0xca02
345 #define MDIO_PMA_REG_CMU_PLL_BYPASS     0xca09
346 #define MDIO_PMA_REG_MISC_CTRL          0xca0a
347 #define MDIO_PMA_REG_GEN_CTRL           0xca10
348 #define MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP     0x0188
349 #define MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET           0x018a
350 #define MDIO_PMA_REG_M8051_MSGIN_REG    0xca12
351 #define MDIO_PMA_REG_M8051_MSGOUT_REG   0xca13
352 #define MDIO_PMA_REG_ROM_VER1           0xca19
353 #define MDIO_PMA_REG_ROM_VER2           0xca1a
354 #define MDIO_PMA_REG_EDC_FFE_MAIN       0xca1b
355 #define MDIO_PMA_REG_PLL_BANDWIDTH      0xca1d
356 #define MDIO_PMA_REG_PLL_CTRL           0xca1e
357 #define MDIO_PMA_REG_MISC_CTRL0         0xca23
358 #define MDIO_PMA_REG_LRM_MODE           0xca3f
359 #define MDIO_PMA_REG_CDR_BANDWIDTH      0xca46
360 #define MDIO_PMA_REG_MISC_CTRL1         0xca85
361
362 #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL          0x8000
363 #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK      0x000c
364 #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE           0x0000
365 #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE       0x0004
366 #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IN_PROGRESS    0x0008
367 #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_FAILED         0x000c
368 #define MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT      0x8002
369 #define MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR      0x8003
370 #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF     0xc820
371 #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK 0xff
372 #define MDIO_PMA_REG_8726_TX_CTRL1              0xca01
373 #define MDIO_PMA_REG_8726_TX_CTRL2              0xca05
374
375 #define MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR   0x8005
376 #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF     0x8007
377 #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK 0xff
378 #define MDIO_PMA_REG_8727_MISC_CTRL             0x8309
379 #define MDIO_PMA_REG_8727_TX_CTRL1              0xca02
380 #define MDIO_PMA_REG_8727_TX_CTRL2              0xca05
381 #define MDIO_PMA_REG_8727_PCS_OPT_CTRL          0xc808
382 #define MDIO_PMA_REG_8727_GPIO_CTRL             0xc80e
383 #define MDIO_PMA_REG_8727_PCS_GP                0xc842
384 #define MDIO_PMA_REG_8727_OPT_CFG_REG           0xc8e4
385
386 #define MDIO_AN_REG_8727_MISC_CTRL              0x8309
387 #define MDIO_PMA_REG_8073_CHIP_REV                      0xc801
388 #define MDIO_PMA_REG_8073_SPEED_LINK_STATUS             0xc820
389 #define MDIO_PMA_REG_8073_XAUI_WA                       0xc841
390 #define MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL              0xcd08
391
392 #define MDIO_PMA_REG_7101_RESET         0xc000
393 #define MDIO_PMA_REG_7107_LED_CNTL      0xc007
394 #define MDIO_PMA_REG_7107_LINK_LED_CNTL 0xc009
395 #define MDIO_PMA_REG_7101_VER1          0xc026
396 #define MDIO_PMA_REG_7101_VER2          0xc027
397
398 #define MDIO_PMA_REG_8481_PMD_SIGNAL    0xa811
399 #define MDIO_PMA_REG_8481_LED1_MASK     0xa82c
400 #define MDIO_PMA_REG_8481_LED2_MASK     0xa82f
401 #define MDIO_PMA_REG_8481_LED3_MASK     0xa832
402 #define MDIO_PMA_REG_8481_LED3_BLINK    0xa834
403 #define MDIO_PMA_REG_8481_LED5_MASK                     0xa838
404 #define MDIO_PMA_REG_8481_SIGNAL_MASK   0xa835
405 #define MDIO_PMA_REG_8481_LINK_SIGNAL   0xa83b
406 #define MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK  0x800
407 #define MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT 11
408
409 #define MDIO_WIS_DEVAD                  0x2
410 /*bnx2x*/
411 #define MDIO_WIS_REG_LASI_CNTL          0x9002
412 #define MDIO_WIS_REG_LASI_STATUS        0x9005
413
414 #define MDIO_PCS_DEVAD                  0x3
415 #define MDIO_PCS_REG_STATUS             0x0020
416 #define MDIO_PCS_REG_LASI_STATUS        0x9005
417 #define MDIO_PCS_REG_7101_DSP_ACCESS    0xD000
418 #define MDIO_PCS_REG_7101_SPI_MUX       0xD008
419 #define MDIO_PCS_REG_7101_SPI_CTRL_ADDR 0xE12A
420 #define MDIO_PCS_REG_7101_SPI_RESET_BIT (5)
421 #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR 0xE02A
422 #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_WRITE_ENABLE_CMD (6)
423 #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_BULK_ERASE_CMD   (0xC7)
424 #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_PAGE_PROGRAM_CMD (2)
425 #define MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR 0xE028
426
427 #define MDIO_XS_DEVAD                   0x4
428 #define MDIO_XS_REG_STATUS              0x0001
429 #define MDIO_XS_PLL_SEQUENCER           0x8000
430 #define MDIO_XS_SFX7101_XGXS_TEST1      0xc00a
431
432 #define MDIO_XS_8706_REG_BANK_RX0       0x80bc
433 #define MDIO_XS_8706_REG_BANK_RX1       0x80cc
434 #define MDIO_XS_8706_REG_BANK_RX2       0x80dc
435 #define MDIO_XS_8706_REG_BANK_RX3       0x80ec
436 #define MDIO_XS_8706_REG_BANK_RXA       0x80fc
437
438 #define MDIO_XS_REG_8073_RX_CTRL_PCIE   0x80FA
439
440 #define MDIO_AN_DEVAD                   0x7
441 /*ieee*/
442 #define MDIO_AN_REG_CTRL                0x0000
443 #define MDIO_AN_REG_STATUS              0x0001
444 #define MDIO_AN_REG_STATUS_AN_COMPLETE          0x0020
445 #define MDIO_AN_REG_ADV_PAUSE           0x0010
446 #define MDIO_AN_REG_ADV_PAUSE_PAUSE             0x0400
447 #define MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC        0x0800
448 #define MDIO_AN_REG_ADV_PAUSE_BOTH              0x0C00
449 #define MDIO_AN_REG_ADV_PAUSE_MASK              0x0C00
450 #define MDIO_AN_REG_ADV                 0x0011
451 #define MDIO_AN_REG_ADV2                0x0012
452 #define MDIO_AN_REG_LP_AUTO_NEG         0x0013
453 #define MDIO_AN_REG_LP_AUTO_NEG2        0x0014
454 #define MDIO_AN_REG_MASTER_STATUS       0x0021
455 #define MDIO_AN_REG_EEE_ADV             0x003c
456 #define MDIO_AN_REG_LP_EEE_ADV          0x003d
457 /*bnx2x*/
458 #define MDIO_AN_REG_LINK_STATUS         0x8304
459 #define MDIO_AN_REG_CL37_CL73           0x8370
460 #define MDIO_AN_REG_CL37_AN             0xffe0
461 #define MDIO_AN_REG_CL37_FC_LD          0xffe4
462 #define         MDIO_AN_REG_CL37_FC_LP          0xffe5
463 #define         MDIO_AN_REG_1000T_STATUS        0xffea
464
465 #define MDIO_AN_REG_8073_2_5G           0x8329
466 #define MDIO_AN_REG_8073_BAM            0x8350
467
468 #define MDIO_AN_REG_8481_10GBASE_T_AN_CTRL      0x0020
469 #define MDIO_AN_REG_8481_LEGACY_MII_CTRL        0xffe0
470 #define MDIO_AN_REG_8481_MII_CTRL_FORCE_1G      0x40
471 #define MDIO_AN_REG_8481_LEGACY_MII_STATUS      0xffe1
472 #define MDIO_AN_REG_8481_LEGACY_AN_ADV          0xffe4
473 #define MDIO_AN_REG_8481_LEGACY_AN_EXPANSION    0xffe6
474 #define MDIO_AN_REG_8481_1000T_CTRL             0xffe9
475 #define MDIO_AN_REG_8481_1G_100T_EXT_CTRL       0xfff0
476 #define MIDO_AN_REG_8481_EXT_CTRL_FORCE_LEDS_OFF        0x0008
477 #define MDIO_AN_REG_8481_EXPANSION_REG_RD_RW    0xfff5
478 #define MDIO_AN_REG_8481_EXPANSION_REG_ACCESS   0xfff7
479 #define MDIO_AN_REG_8481_AUX_CTRL               0xfff8
480 #define MDIO_AN_REG_8481_LEGACY_SHADOW          0xfffc
481
482 /* BNX2X84823 only */
483 #define MDIO_CTL_DEVAD                  0x1e
484 #define MDIO_CTL_REG_84823_MEDIA                0x401a
485 #define MDIO_CTL_REG_84823_MEDIA_MAC_MASK               0x0018
486         /* These pins configure the BNX2X84823 interface to MAC after reset. */
487 #define MDIO_CTL_REG_84823_CTRL_MAC_XFI                 0x0008
488 #define MDIO_CTL_REG_84823_MEDIA_MAC_XAUI_M             0x0010
489         /* These pins configure the BNX2X84823 interface to Line after reset. */
490 #define MDIO_CTL_REG_84823_MEDIA_LINE_MASK              0x0060
491 #define MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L            0x0020
492 #define MDIO_CTL_REG_84823_MEDIA_LINE_XFI               0x0040
493         /* When this pin is active high during reset, 10GBASE-T core is power
494          * down, When it is active low the 10GBASE-T is power up
495          */
496 #define MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN       0x0080
497 #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK          0x0100
498 #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER        0x0000
499 #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER         0x0100
500 #define MDIO_CTL_REG_84823_MEDIA_FIBER_1G                       0x1000
501 #define MDIO_CTL_REG_84823_USER_CTRL_REG                        0x4005
502 #define MDIO_CTL_REG_84823_USER_CTRL_CMS                        0x0080
503 #define MDIO_PMA_REG_84823_CTL_SLOW_CLK_CNT_HIGH                0xa82b
504 #define MDIO_PMA_REG_84823_BLINK_RATE_VAL_15P9HZ        0x2f
505 #define MDIO_PMA_REG_84823_CTL_LED_CTL_1                        0xa8e3
506 #define MDIO_PMA_REG_84833_CTL_LED_CTL_1                        0xa8ec
507 #define MDIO_PMA_REG_84823_LED3_STRETCH_EN                      0x0080
508
509 /* BNX2X84833 only */
510 #define MDIO_84833_TOP_CFG_FW_REV                       0x400f
511 #define MDIO_84833_TOP_CFG_FW_EEE               0x10b1
512 #define MDIO_84833_TOP_CFG_FW_NO_EEE            0x1f81
513 #define MDIO_84833_TOP_CFG_XGPHY_STRAP1                 0x401a
514 #define MDIO_84833_SUPER_ISOLATE                0x8000
515 /* These are mailbox register set used by 84833. */
516 #define MDIO_84833_TOP_CFG_SCRATCH_REG0                 0x4005
517 #define MDIO_84833_TOP_CFG_SCRATCH_REG1                 0x4006
518 #define MDIO_84833_TOP_CFG_SCRATCH_REG2                 0x4007
519 #define MDIO_84833_TOP_CFG_SCRATCH_REG3                 0x4008
520 #define MDIO_84833_TOP_CFG_SCRATCH_REG4                 0x4009
521 #define MDIO_84833_TOP_CFG_SCRATCH_REG26                0x4037
522 #define MDIO_84833_TOP_CFG_SCRATCH_REG27                0x4038
523 #define MDIO_84833_TOP_CFG_SCRATCH_REG28                0x4039
524 #define MDIO_84833_TOP_CFG_SCRATCH_REG29                0x403a
525 #define MDIO_84833_TOP_CFG_SCRATCH_REG30                0x403b
526 #define MDIO_84833_TOP_CFG_SCRATCH_REG31                0x403c
527 #define MDIO_84833_CMD_HDLR_COMMAND     MDIO_84833_TOP_CFG_SCRATCH_REG0
528 #define MDIO_84833_CMD_HDLR_STATUS      MDIO_84833_TOP_CFG_SCRATCH_REG26
529 #define MDIO_84833_CMD_HDLR_DATA1       MDIO_84833_TOP_CFG_SCRATCH_REG27
530 #define MDIO_84833_CMD_HDLR_DATA2       MDIO_84833_TOP_CFG_SCRATCH_REG28
531 #define MDIO_84833_CMD_HDLR_DATA3       MDIO_84833_TOP_CFG_SCRATCH_REG29
532 #define MDIO_84833_CMD_HDLR_DATA4       MDIO_84833_TOP_CFG_SCRATCH_REG30
533 #define MDIO_84833_CMD_HDLR_DATA5       MDIO_84833_TOP_CFG_SCRATCH_REG31
534
535 /* Mailbox command set used by 84833. */
536 #define PHY84833_CMD_SET_PAIR_SWAP                      0x8001
537 #define PHY84833_CMD_GET_EEE_MODE                       0x8008
538 #define PHY84833_CMD_SET_EEE_MODE                       0x8009
539 #define PHY84833_CMD_GET_CURRENT_TEMP                   0x8031
540 /* Mailbox status set used by 84833. */
541 #define PHY84833_STATUS_CMD_RECEIVED                    0x0001
542 #define PHY84833_STATUS_CMD_IN_PROGRESS                 0x0002
543 #define PHY84833_STATUS_CMD_COMPLETE_PASS               0x0004
544 #define PHY84833_STATUS_CMD_COMPLETE_ERROR              0x0008
545 #define PHY84833_STATUS_CMD_OPEN_FOR_CMDS               0x0010
546 #define PHY84833_STATUS_CMD_SYSTEM_BOOT                 0x0020
547 #define PHY84833_STATUS_CMD_NOT_OPEN_FOR_CMDS           0x0040
548 #define PHY84833_STATUS_CMD_CLEAR_COMPLETE              0x0080
549 #define PHY84833_STATUS_CMD_OPEN_OVERRIDE               0xa5a5
550
551 /* Warpcore clause 45 addressing */
552 #define MDIO_WC_DEVAD                                   0x3
553 #define MDIO_WC_REG_IEEE0BLK_MIICNTL                    0x0
554 #define MDIO_WC_REG_IEEE0BLK_AUTONEGNP                  0x7
555 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT0       0x10
556 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1       0x11
557 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT2       0x12
558 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_ABILITY     0x4000
559 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_REQ         0x8000
560 #define MDIO_WC_REG_PCS_STATUS2                         0x0021
561 #define MDIO_WC_REG_PMD_KR_CONTROL                      0x0096
562 #define MDIO_WC_REG_XGXSBLK0_XGXSCONTROL                0x8000
563 #define MDIO_WC_REG_XGXSBLK0_MISCCONTROL1               0x800e
564 #define MDIO_WC_REG_XGXSBLK1_DESKEW                     0x8010
565 #define MDIO_WC_REG_XGXSBLK1_LANECTRL0                  0x8015
566 #define MDIO_WC_REG_XGXSBLK1_LANECTRL1                  0x8016
567 #define MDIO_WC_REG_XGXSBLK1_LANECTRL2                  0x8017
568 #define MDIO_WC_REG_XGXSBLK1_LANECTRL3                  0x8018
569 #define MDIO_WC_REG_XGXSBLK1_LANETEST0                  0x801a
570 #define MDIO_WC_REG_TX0_ANA_CTRL0                       0x8061
571 #define MDIO_WC_REG_TX1_ANA_CTRL0                       0x8071
572 #define MDIO_WC_REG_TX2_ANA_CTRL0                       0x8081
573 #define MDIO_WC_REG_TX3_ANA_CTRL0                       0x8091
574 #define MDIO_WC_REG_TX0_TX_DRIVER                       0x8067
575 #define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET            0x04
576 #define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_MASK                      0x00f0
577 #define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET                0x08
578 #define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_MASK                          0x0f00
579 #define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET            0x0c
580 #define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_MASK                      0x7000
581 #define MDIO_WC_REG_TX1_TX_DRIVER                       0x8077
582 #define MDIO_WC_REG_TX2_TX_DRIVER                       0x8087
583 #define MDIO_WC_REG_TX3_TX_DRIVER                       0x8097
584 #define MDIO_WC_REG_RX0_ANARXCONTROL1G                  0x80b9
585 #define MDIO_WC_REG_RX2_ANARXCONTROL1G                  0x80d9
586 #define MDIO_WC_REG_RX0_PCI_CTRL                        0x80ba
587 #define MDIO_WC_REG_RX1_PCI_CTRL                        0x80ca
588 #define MDIO_WC_REG_RX2_PCI_CTRL                        0x80da
589 #define MDIO_WC_REG_RX3_PCI_CTRL                        0x80ea
590 #define MDIO_WC_REG_XGXSBLK2_UNICORE_MODE_10G           0x8104
591 #define MDIO_WC_REG_XGXS_STATUS3                        0x8129
592 #define MDIO_WC_REG_PAR_DET_10G_STATUS                  0x8130
593 #define MDIO_WC_REG_PAR_DET_10G_CTRL                    0x8131
594 #define MDIO_WC_REG_XGXS_STATUS4                        0x813c
595 #define MDIO_WC_REG_XGXS_X2_CONTROL2                    0x8141
596 #define MDIO_WC_REG_XGXS_X2_CONTROL3                    0x8142
597 #define MDIO_WC_REG_XGXS_RX_LN_SWAP1                    0x816B
598 #define MDIO_WC_REG_XGXS_TX_LN_SWAP1                    0x8169
599 #define MDIO_WC_REG_GP2_STATUS_GP_2_0                   0x81d0
600 #define MDIO_WC_REG_GP2_STATUS_GP_2_1                   0x81d1
601 #define MDIO_WC_REG_GP2_STATUS_GP_2_2                   0x81d2
602 #define MDIO_WC_REG_GP2_STATUS_GP_2_3                   0x81d3
603 #define MDIO_WC_REG_GP2_STATUS_GP_2_4                   0x81d4
604 #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL73_AN_CMPL 0x1000
605 #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_AN_CMPL 0x0100
606 #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_LP_AN_CAP 0x0010
607 #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_AN_CAP 0x1
608 #define MDIO_WC_REG_UC_INFO_B0_DEAD_TRAP                0x81EE
609 #define MDIO_WC_REG_UC_INFO_B1_VERSION                  0x81F0
610 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE            0x81F2
611 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE0_OFFSET    0x0
612 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT        0x0
613 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_OPT_LR     0x1
614 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC        0x2
615 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_XLAUI      0x3
616 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_LONG_CH_6G     0x4
617 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE1_OFFSET    0x4
618 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE2_OFFSET    0x8
619 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE3_OFFSET    0xc
620 #define MDIO_WC_REG_UC_INFO_B1_CRC                      0x81FE
621 #define MDIO_WC_REG_DSC1B0_UC_CTRL                              0x820e
622 #define MDIO_WC_REG_DSC1B0_UC_CTRL_RDY4CMD                      (1<<7)
623 #define MDIO_WC_REG_DSC_SMC                             0x8213
624 #define MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0               0x821e
625 #define MDIO_WC_REG_TX_FIR_TAP                          0x82e2
626 #define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET           0x00
627 #define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_MASK                     0x000f
628 #define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET          0x04
629 #define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_MASK            0x03f0
630 #define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET          0x0a
631 #define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_MASK            0x7c00
632 #define MDIO_WC_REG_TX_FIR_TAP_ENABLE           0x8000
633 #define MDIO_WC_REG_CL72_USERB0_CL72_TX_FIR_TAP         0x82e2
634 #define MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL      0x82e3
635 #define MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL        0x82e6
636 #define MDIO_WC_REG_CL72_USERB0_CL72_BR_DEF_CTRL        0x82e7
637 #define MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL       0x82e8
638 #define MDIO_WC_REG_CL72_USERB0_CL72_MISC4_CONTROL      0x82ec
639 #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1         0x8300
640 #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2         0x8301
641 #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3         0x8302
642 #define MDIO_WC_REG_SERDESDIGITAL_STATUS1000X1          0x8304
643 #define MDIO_WC_REG_SERDESDIGITAL_MISC1                 0x8308
644 #define MDIO_WC_REG_SERDESDIGITAL_MISC2                 0x8309
645 #define MDIO_WC_REG_DIGITAL3_UP1                        0x8329
646 #define MDIO_WC_REG_DIGITAL3_LP_UP1                     0x832c
647 #define MDIO_WC_REG_DIGITAL4_MISC3                      0x833c
648 #define MDIO_WC_REG_DIGITAL4_MISC5                      0x833e
649 #define MDIO_WC_REG_DIGITAL5_MISC6                      0x8345
650 #define MDIO_WC_REG_DIGITAL5_MISC7                      0x8349
651 #define MDIO_WC_REG_DIGITAL5_LINK_STATUS                0x834d
652 #define MDIO_WC_REG_DIGITAL5_ACTUAL_SPEED               0x834e
653 #define MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL           0x8350
654 #define MDIO_WC_REG_CL49_USERB0_CTRL                    0x8368
655 #define MDIO_WC_REG_CL73_USERB0_CTRL                    0x8370
656 #define MDIO_WC_REG_CL73_USERB0_USTAT                   0x8371
657 #define MDIO_WC_REG_CL73_BAM_CTRL1                      0x8372
658 #define MDIO_WC_REG_CL73_BAM_CTRL2                      0x8373
659 #define MDIO_WC_REG_CL73_BAM_CTRL3                      0x8374
660 #define MDIO_WC_REG_CL73_BAM_CODE_FIELD                 0x837b
661 #define MDIO_WC_REG_EEE_COMBO_CONTROL0                  0x8390
662 #define MDIO_WC_REG_TX66_CONTROL                        0x83b0
663 #define MDIO_WC_REG_RX66_CONTROL                        0x83c0
664 #define MDIO_WC_REG_RX66_SCW0                           0x83c2
665 #define MDIO_WC_REG_RX66_SCW1                           0x83c3
666 #define MDIO_WC_REG_RX66_SCW2                           0x83c4
667 #define MDIO_WC_REG_RX66_SCW3                           0x83c5
668 #define MDIO_WC_REG_RX66_SCW0_MASK                      0x83c6
669 #define MDIO_WC_REG_RX66_SCW1_MASK                      0x83c7
670 #define MDIO_WC_REG_RX66_SCW2_MASK                      0x83c8
671 #define MDIO_WC_REG_RX66_SCW3_MASK                      0x83c9
672 #define MDIO_WC_REG_FX100_CTRL1                         0x8400
673 #define MDIO_WC_REG_FX100_CTRL3                         0x8402
674 #define MDIO_WC_REG_CL82_USERB1_TX_CTRL5                0x8436
675 #define MDIO_WC_REG_CL82_USERB1_TX_CTRL6                0x8437
676 #define MDIO_WC_REG_CL82_USERB1_TX_CTRL7                0x8438
677 #define MDIO_WC_REG_CL82_USERB1_TX_CTRL9                0x8439
678 #define MDIO_WC_REG_CL82_USERB1_RX_CTRL10               0x843a
679 #define MDIO_WC_REG_CL82_USERB1_RX_CTRL11               0x843b
680 #define MDIO_WC_REG_ETA_CL73_OUI1                       0x8453
681 #define MDIO_WC_REG_ETA_CL73_OUI2                       0x8454
682 #define MDIO_WC_REG_ETA_CL73_OUI3                       0x8455
683 #define MDIO_WC_REG_ETA_CL73_LD_BAM_CODE                0x8456
684 #define MDIO_WC_REG_ETA_CL73_LD_UD_CODE                 0x8457
685 #define MDIO_WC_REG_MICROBLK_CMD                        0xffc2
686 #define MDIO_WC_REG_MICROBLK_DL_STATUS                  0xffc5
687 #define MDIO_WC_REG_MICROBLK_CMD3                       0xffcc
688
689 #define MDIO_WC_REG_AERBLK_AER                          0xffde
690 #define MDIO_WC_REG_COMBO_IEEE0_MIICTRL                 0xffe0
691 #define MDIO_WC_REG_COMBO_IEEE0_MIIISTAT                0xffe1
692
693 #define MDIO_WC0_XGXS_BLK2_LANE_RESET                   0x810A
694 #define MDIO_WC0_XGXS_BLK2_LANE_RESET_RX_BITSHIFT       0
695 #define MDIO_WC0_XGXS_BLK2_LANE_RESET_TX_BITSHIFT       4
696
697 #define MDIO_WC0_XGXS_BLK6_XGXS_X2_CONTROL2             0x8141
698
699 #define DIGITAL5_ACTUAL_SPEED_TX_MASK                   0x003f
700
701 /* 54618se */
702 #define MDIO_REG_GPHY_MII_STATUS                        0x1
703 #define MDIO_REG_GPHY_PHYID_LSB                         0x3
704 #define MDIO_REG_GPHY_CL45_ADDR_REG                     0xd
705 #define MDIO_REG_GPHY_CL45_REG_WRITE            0x4000
706 #define MDIO_REG_GPHY_CL45_REG_READ             0xc000
707 #define MDIO_REG_GPHY_CL45_DATA_REG                     0xe
708 #define MDIO_REG_GPHY_EEE_RESOLVED              0x803e
709 #define MDIO_REG_GPHY_EXP_ACCESS_GATE                   0x15
710 #define MDIO_REG_GPHY_EXP_ACCESS                        0x17
711 #define MDIO_REG_GPHY_EXP_ACCESS_TOP            0xd00
712 #define MDIO_REG_GPHY_EXP_TOP_2K_BUF            0x40
713 #define MDIO_REG_GPHY_AUX_STATUS                        0x19
714 #define MDIO_REG_INTR_STATUS                            0x1a
715 #define MDIO_REG_INTR_MASK                              0x1b
716 #define MDIO_REG_INTR_MASK_LINK_STATUS                  (0x1 << 1)
717 #define MDIO_REG_GPHY_SHADOW                            0x1c
718 #define MDIO_REG_GPHY_SHADOW_LED_SEL1                   (0x0d << 10)
719 #define MDIO_REG_GPHY_SHADOW_LED_SEL2                   (0x0e << 10)
720 #define MDIO_REG_GPHY_SHADOW_WR_ENA                     (0x1 << 15)
721 #define MDIO_REG_GPHY_SHADOW_AUTO_DET_MED               (0x1e << 10)
722 #define MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD              (0x1 << 8)
723
724 typedef elink_status_t(*read_sfp_module_eeprom_func_p) (struct elink_phy * phy,
725                                                         struct elink_params *
726                                                         params,
727                                                         uint8_t dev_addr,
728                                                         uint16_t addr,
729                                                         uint8_t byte_cnt,
730                                                         uint8_t * o_buf,
731                                                         uint8_t);
732 /********************************************************/
733 #define ELINK_ETH_HLEN                  14
734 /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
735 #define ELINK_ETH_OVREHEAD                      (ELINK_ETH_HLEN + 8 + 8)
736 #define ELINK_ETH_MIN_PACKET_SIZE               60
737 #define ELINK_ETH_MAX_PACKET_SIZE               1500
738 #define ELINK_ETH_MAX_JUMBO_PACKET_SIZE 9600
739 #define ELINK_MDIO_ACCESS_TIMEOUT               1000
740 #define WC_LANE_MAX                     4
741 #define I2C_SWITCH_WIDTH                2
742 #define I2C_BSC0                        0
743 #define I2C_BSC1                        1
744 #define I2C_WA_RETRY_CNT                3
745 #define I2C_WA_PWR_ITER                 (I2C_WA_RETRY_CNT - 1)
746 #define MCPR_IMC_COMMAND_READ_OP        1
747 #define MCPR_IMC_COMMAND_WRITE_OP       2
748
749 /* LED Blink rate that will achieve ~15.9Hz */
750 #define LED_BLINK_RATE_VAL_E3           354
751 #define LED_BLINK_RATE_VAL_E1X_E2       480
752 /***********************************************************/
753 /*                      Shortcut definitions               */
754 /***********************************************************/
755
756 #define ELINK_NIG_LATCH_BC_ENABLE_MI_INT 0
757
758 #define ELINK_NIG_STATUS_EMAC0_MI_INT \
759                 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT
760 #define ELINK_NIG_STATUS_XGXS0_LINK10G \
761                 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
762 #define ELINK_NIG_STATUS_XGXS0_LINK_STATUS \
763                 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
764 #define ELINK_NIG_STATUS_XGXS0_LINK_STATUS_SIZE \
765                 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
766 #define ELINK_NIG_STATUS_SERDES0_LINK_STATUS \
767                 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
768 #define ELINK_NIG_MASK_MI_INT \
769                 NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
770 #define ELINK_NIG_MASK_XGXS0_LINK10G \
771                 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
772 #define ELINK_NIG_MASK_XGXS0_LINK_STATUS \
773                 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
774 #define ELINK_NIG_MASK_SERDES0_LINK_STATUS \
775                 NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS
776
777 #define ELINK_MDIO_AN_CL73_OR_37_COMPLETE \
778                 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
779                  MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)
780
781 #define ELINK_XGXS_RESET_BITS \
782         (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW |   \
783          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ |      \
784          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN |    \
785          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
786          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)
787
788 #define ELINK_SERDES_RESET_BITS \
789         (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
790          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ |    \
791          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN |  \
792          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)
793
794 #define ELINK_AUTONEG_CL37              SHARED_HW_CFG_AN_ENABLE_CL37
795 #define ELINK_AUTONEG_CL73              SHARED_HW_CFG_AN_ENABLE_CL73
796 #define ELINK_AUTONEG_BAM               SHARED_HW_CFG_AN_ENABLE_BAM
797 #define ELINK_AUTONEG_PARALLEL \
798                                 SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
799 #define ELINK_AUTONEG_SGMII_FIBER_AUTODET \
800                                 SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
801 #define ELINK_AUTONEG_REMOTE_PHY        SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
802
803 #define ELINK_GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
804                         MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
805 #define ELINK_GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
806                         MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
807 #define ELINK_GP_STATUS_SPEED_MASK \
808                         MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
809 #define ELINK_GP_STATUS_10M     MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
810 #define ELINK_GP_STATUS_100M    MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
811 #define ELINK_GP_STATUS_1G      MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
812 #define ELINK_GP_STATUS_2_5G    MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
813 #define ELINK_GP_STATUS_5G      MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
814 #define ELINK_GP_STATUS_6G      MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
815 #define ELINK_GP_STATUS_10G_HIG \
816                         MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
817 #define ELINK_GP_STATUS_10G_CX4 \
818                         MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
819 #define ELINK_GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
820 #define ELINK_GP_STATUS_10G_KX4 \
821                         MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4
822 #define ELINK_GP_STATUS_10G_KR MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR
823 #define ELINK_GP_STATUS_10G_XFI   MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI
824 #define ELINK_GP_STATUS_20G_DXGXS MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS
825 #define ELINK_GP_STATUS_10G_SFI   MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI
826 #define ELINK_GP_STATUS_20G_KR2 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_KR2
827 #define ELINK_LINK_10THD                LINK_STATUS_SPEED_AND_DUPLEX_10THD
828 #define ELINK_LINK_10TFD                LINK_STATUS_SPEED_AND_DUPLEX_10TFD
829 #define ELINK_LINK_100TXHD              LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
830 #define ELINK_LINK_100T4                LINK_STATUS_SPEED_AND_DUPLEX_100T4
831 #define ELINK_LINK_100TXFD              LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
832 #define ELINK_LINK_1000THD              LINK_STATUS_SPEED_AND_DUPLEX_1000THD
833 #define ELINK_LINK_1000TFD              LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
834 #define ELINK_LINK_1000XFD              LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
835 #define ELINK_LINK_2500THD              LINK_STATUS_SPEED_AND_DUPLEX_2500THD
836 #define ELINK_LINK_2500TFD              LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
837 #define ELINK_LINK_2500XFD              LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
838 #define ELINK_LINK_10GTFD               LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
839 #define ELINK_LINK_10GXFD               LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
840 #define ELINK_LINK_20GTFD               LINK_STATUS_SPEED_AND_DUPLEX_20GTFD
841 #define ELINK_LINK_20GXFD               LINK_STATUS_SPEED_AND_DUPLEX_20GXFD
842
843 #define ELINK_LINK_UPDATE_MASK \
844                         (LINK_STATUS_SPEED_AND_DUPLEX_MASK | \
845                          LINK_STATUS_LINK_UP | \
846                          LINK_STATUS_PHYSICAL_LINK_FLAG | \
847                          LINK_STATUS_AUTO_NEGOTIATE_COMPLETE | \
848                          LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK | \
849                          LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK | \
850                          LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK | \
851                          LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE | \
852                          LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
853
854 #define ELINK_SFP_EEPROM_CON_TYPE_ADDR          0x2
855 #define ELINK_SFP_EEPROM_CON_TYPE_VAL_LC        0x7
856 #define ELINK_SFP_EEPROM_CON_TYPE_VAL_COPPER    0x21
857 #define ELINK_SFP_EEPROM_CON_TYPE_VAL_RJ45      0x22
858
859 #define ELINK_SFP_EEPROM_COMP_CODE_ADDR         0x3
860 #define ELINK_SFP_EEPROM_COMP_CODE_SR_MASK      (1<<4)
861 #define ELINK_SFP_EEPROM_COMP_CODE_LR_MASK      (1<<5)
862 #define ELINK_SFP_EEPROM_COMP_CODE_LRM_MASK     (1<<6)
863
864 #define ELINK_SFP_EEPROM_FC_TX_TECH_ADDR                0x8
865 #define ELINK_SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE 0x4
866 #define ELINK_SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE  0x8
867
868 #define ELINK_SFP_EEPROM_OPTIONS_ADDR                   0x40
869 #define ELINK_SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK 0x1
870 #define ELINK_SFP_EEPROM_OPTIONS_SIZE                   2
871
872 #define ELINK_EDC_MODE_LINEAR                           0x0022
873 #define ELINK_EDC_MODE_LIMITING                         0x0044
874 #define ELINK_EDC_MODE_PASSIVE_DAC                      0x0055
875 #define ELINK_EDC_MODE_ACTIVE_DAC                       0x0066
876
877 /* ETS defines*/
878 #define DCBX_INVALID_COS                                        (0xFF)
879
880 #define ELINK_ETS_BW_LIMIT_CREDIT_UPPER_BOUND           (0x5000)
881 #define ELINK_ETS_BW_LIMIT_CREDIT_WEIGHT                (0x5000)
882 #define ELINK_ETS_E3B0_NIG_MIN_W_VAL_UP_TO_10GBPS               (1360)
883 #define ELINK_ETS_E3B0_NIG_MIN_W_VAL_20GBPS                     (2720)
884 #define ELINK_ETS_E3B0_PBF_MIN_W_VAL                            (10000)
885
886 #define ELINK_MAX_PACKET_SIZE                                   (9700)
887 #define MAX_KR_LINK_RETRY                               4
888
889 /**********************************************************/
890 /*                     INTERFACE                          */
891 /**********************************************************/
892
893 #define CL22_WR_OVER_CL45(_sc, _phy, _bank, _addr, _val) \
894         elink_cl45_write(_sc, _phy, \
895                 (_phy)->def_md_devad, \
896                 (_bank + (_addr & 0xf)), \
897                 _val)
898
899 #define CL22_RD_OVER_CL45(_sc, _phy, _bank, _addr, _val) \
900         elink_cl45_read(_sc, _phy, \
901                 (_phy)->def_md_devad, \
902                 (_bank + (_addr & 0xf)), \
903                 _val)
904
905 static uint32_t elink_bits_en(struct bnx2x_softc *sc, uint32_t reg, uint32_t bits)
906 {
907         uint32_t val = REG_RD(sc, reg);
908
909         val |= bits;
910         REG_WR(sc, reg, val);
911         return val;
912 }
913
914 static uint32_t elink_bits_dis(struct bnx2x_softc *sc, uint32_t reg,
915                                uint32_t bits)
916 {
917         uint32_t val = REG_RD(sc, reg);
918
919         val &= ~bits;
920         REG_WR(sc, reg, val);
921         return val;
922 }
923
924 /*
925  * elink_check_lfa - This function checks if link reinitialization is required,
926  *                   or link flap can be avoided.
927  *
928  * @params:     link parameters
929  * Returns 0 if Link Flap Avoidance conditions are met otherwise, the failed
930  *         condition code.
931  */
932 static int elink_check_lfa(struct elink_params *params)
933 {
934         uint32_t link_status, cfg_idx, lfa_mask, cfg_size;
935         uint32_t cur_speed_cap_mask, cur_req_fc_auto_adv, additional_config;
936         uint32_t saved_val, req_val, eee_status;
937         struct bnx2x_softc *sc = params->sc;
938
939         additional_config =
940             REG_RD(sc, params->lfa_base +
941                    offsetof(struct shmem_lfa, additional_config));
942
943         /* NOTE: must be first condition checked -
944          * to verify DCC bit is cleared in any case!
945          */
946         if (additional_config & NO_LFA_DUE_TO_DCC_MASK) {
947                 PMD_DRV_LOG(DEBUG, sc, "No LFA due to DCC flap after clp exit");
948                 REG_WR(sc, params->lfa_base +
949                        offsetof(struct shmem_lfa, additional_config),
950                        additional_config & ~NO_LFA_DUE_TO_DCC_MASK);
951                 return LFA_DCC_LFA_DISABLED;
952         }
953
954         /* Verify that link is up */
955         link_status = REG_RD(sc, params->shmem_base +
956                              offsetof(struct shmem_region,
957                                       port_mb[params->port].link_status));
958         if (!(link_status & LINK_STATUS_LINK_UP))
959                 return LFA_LINK_DOWN;
960
961         /* if loaded after BOOT from SAN, don't flap the link in any case and
962          * rely on link set by preboot driver
963          */
964         if (params->feature_config_flags & ELINK_FEATURE_CONFIG_BOOT_FROM_SAN)
965                 return 0;
966
967         /* Verify that loopback mode is not set */
968         if (params->loopback_mode)
969                 return LFA_LOOPBACK_ENABLED;
970
971         /* Verify that MFW supports LFA */
972         if (!params->lfa_base)
973                 return LFA_MFW_IS_TOO_OLD;
974
975         if (params->num_phys == 3) {
976                 cfg_size = 2;
977                 lfa_mask = 0xffffffff;
978         } else {
979                 cfg_size = 1;
980                 lfa_mask = 0xffff;
981         }
982
983         /* Compare Duplex */
984         saved_val = REG_RD(sc, params->lfa_base +
985                            offsetof(struct shmem_lfa, req_duplex));
986         req_val = params->req_duplex[0] | (params->req_duplex[1] << 16);
987         if ((saved_val & lfa_mask) != (req_val & lfa_mask)) {
988                 PMD_DRV_LOG(INFO, sc, "Duplex mismatch %x vs. %x",
989                             (saved_val & lfa_mask), (req_val & lfa_mask));
990                 return LFA_DUPLEX_MISMATCH;
991         }
992         /* Compare Flow Control */
993         saved_val = REG_RD(sc, params->lfa_base +
994                            offsetof(struct shmem_lfa, req_flow_ctrl));
995         req_val = params->req_flow_ctrl[0] | (params->req_flow_ctrl[1] << 16);
996         if ((saved_val & lfa_mask) != (req_val & lfa_mask)) {
997                 PMD_DRV_LOG(DEBUG, sc, "Flow control mismatch %x vs. %x",
998                             (saved_val & lfa_mask), (req_val & lfa_mask));
999                 return LFA_FLOW_CTRL_MISMATCH;
1000         }
1001         /* Compare Link Speed */
1002         saved_val = REG_RD(sc, params->lfa_base +
1003                            offsetof(struct shmem_lfa, req_line_speed));
1004         req_val = params->req_line_speed[0] | (params->req_line_speed[1] << 16);
1005         if ((saved_val & lfa_mask) != (req_val & lfa_mask)) {
1006                 PMD_DRV_LOG(DEBUG, sc, "Link speed mismatch %x vs. %x",
1007                             (saved_val & lfa_mask), (req_val & lfa_mask));
1008                 return LFA_LINK_SPEED_MISMATCH;
1009         }
1010
1011         for (cfg_idx = 0; cfg_idx < cfg_size; cfg_idx++) {
1012                 cur_speed_cap_mask = REG_RD(sc, params->lfa_base +
1013                                             offsetof(struct shmem_lfa,
1014                                                      speed_cap_mask[cfg_idx]));
1015
1016                 if (cur_speed_cap_mask != params->speed_cap_mask[cfg_idx]) {
1017                         PMD_DRV_LOG(DEBUG, sc, "Speed Cap mismatch %x vs. %x",
1018                                     cur_speed_cap_mask,
1019                                     params->speed_cap_mask[cfg_idx]);
1020                         return LFA_SPEED_CAP_MISMATCH;
1021                 }
1022         }
1023
1024         cur_req_fc_auto_adv =
1025             REG_RD(sc, params->lfa_base +
1026                    offsetof(struct shmem_lfa, additional_config)) &
1027             REQ_FC_AUTO_ADV_MASK;
1028
1029         if ((uint16_t) cur_req_fc_auto_adv != params->req_fc_auto_adv) {
1030                 PMD_DRV_LOG(DEBUG, sc, "Flow Ctrl AN mismatch %x vs. %x",
1031                             cur_req_fc_auto_adv, params->req_fc_auto_adv);
1032                 return LFA_FLOW_CTRL_MISMATCH;
1033         }
1034
1035         eee_status = REG_RD(sc, params->shmem2_base +
1036                             offsetof(struct shmem2_region,
1037                                      eee_status[params->port]));
1038
1039         if (((eee_status & SHMEM_EEE_LPI_REQUESTED_BIT) ^
1040              (params->eee_mode & ELINK_EEE_MODE_ENABLE_LPI)) ||
1041             ((eee_status & SHMEM_EEE_REQUESTED_BIT) ^
1042              (params->eee_mode & ELINK_EEE_MODE_ADV_LPI))) {
1043                 PMD_DRV_LOG(DEBUG, sc,
1044                             "EEE mismatch %x vs. %x", params->eee_mode,
1045                             eee_status);
1046                 return LFA_EEE_MISMATCH;
1047         }
1048
1049         /* LFA conditions are met */
1050         return 0;
1051 }
1052
1053 /******************************************************************/
1054 /*                      EPIO/GPIO section                         */
1055 /******************************************************************/
1056 static void elink_get_epio(struct bnx2x_softc *sc, uint32_t epio_pin,
1057                            uint32_t * en)
1058 {
1059         uint32_t epio_mask, gp_oenable;
1060         *en = 0;
1061         /* Sanity check */
1062         if (epio_pin > 31) {
1063                 PMD_DRV_LOG(DEBUG, sc, "Invalid EPIO pin %d to get", epio_pin);
1064                 return;
1065         }
1066
1067         epio_mask = 1 << epio_pin;
1068         /* Set this EPIO to output */
1069         gp_oenable = REG_RD(sc, MCP_REG_MCPR_GP_OENABLE);
1070         REG_WR(sc, MCP_REG_MCPR_GP_OENABLE, gp_oenable & ~epio_mask);
1071
1072         *en = (REG_RD(sc, MCP_REG_MCPR_GP_INPUTS) & epio_mask) >> epio_pin;
1073 }
1074
1075 static void elink_set_epio(struct bnx2x_softc *sc, uint32_t epio_pin, uint32_t en)
1076 {
1077         uint32_t epio_mask, gp_output, gp_oenable;
1078
1079         /* Sanity check */
1080         if (epio_pin > 31) {
1081                 PMD_DRV_LOG(DEBUG, sc, "Invalid EPIO pin %d to set", epio_pin);
1082                 return;
1083         }
1084         PMD_DRV_LOG(DEBUG, sc, "Setting EPIO pin %d to %d", epio_pin, en);
1085         epio_mask = 1 << epio_pin;
1086         /* Set this EPIO to output */
1087         gp_output = REG_RD(sc, MCP_REG_MCPR_GP_OUTPUTS);
1088         if (en)
1089                 gp_output |= epio_mask;
1090         else
1091                 gp_output &= ~epio_mask;
1092
1093         REG_WR(sc, MCP_REG_MCPR_GP_OUTPUTS, gp_output);
1094
1095         /* Set the value for this EPIO */
1096         gp_oenable = REG_RD(sc, MCP_REG_MCPR_GP_OENABLE);
1097         REG_WR(sc, MCP_REG_MCPR_GP_OENABLE, gp_oenable | epio_mask);
1098 }
1099
1100 static void elink_set_cfg_pin(struct bnx2x_softc *sc, uint32_t pin_cfg,
1101                               uint32_t val)
1102 {
1103         if (pin_cfg == PIN_CFG_NA)
1104                 return;
1105         if (pin_cfg >= PIN_CFG_EPIO0) {
1106                 elink_set_epio(sc, pin_cfg - PIN_CFG_EPIO0, val);
1107         } else {
1108                 uint8_t gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
1109                 uint8_t gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
1110                 elink_cb_gpio_write(sc, gpio_num, (uint8_t) val, gpio_port);
1111         }
1112 }
1113
1114 static uint32_t elink_get_cfg_pin(struct bnx2x_softc *sc, uint32_t pin_cfg,
1115                                   uint32_t * val)
1116 {
1117         if (pin_cfg == PIN_CFG_NA)
1118                 return ELINK_STATUS_ERROR;
1119         if (pin_cfg >= PIN_CFG_EPIO0) {
1120                 elink_get_epio(sc, pin_cfg - PIN_CFG_EPIO0, val);
1121         } else {
1122                 uint8_t gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
1123                 uint8_t gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
1124                 *val = elink_cb_gpio_read(sc, gpio_num, gpio_port);
1125         }
1126         return ELINK_STATUS_OK;
1127
1128 }
1129
1130 /******************************************************************/
1131 /*                      PFC section                               */
1132 /******************************************************************/
1133 static void elink_update_pfc_xmac(struct elink_params *params,
1134                                   struct elink_vars *vars)
1135 {
1136         struct bnx2x_softc *sc = params->sc;
1137         uint32_t xmac_base;
1138         uint32_t pause_val, pfc0_val, pfc1_val;
1139
1140         /* XMAC base adrr */
1141         xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
1142
1143         /* Initialize pause and pfc registers */
1144         pause_val = 0x18000;
1145         pfc0_val = 0xFFFF8000;
1146         pfc1_val = 0x2;
1147
1148         /* No PFC support */
1149         if (!(params->feature_config_flags & ELINK_FEATURE_CONFIG_PFC_ENABLED)) {
1150
1151                 /* RX flow control - Process pause frame in receive direction
1152                  */
1153                 if (vars->flow_ctrl & ELINK_FLOW_CTRL_RX)
1154                         pause_val |= XMAC_PAUSE_CTRL_REG_RX_PAUSE_EN;
1155
1156                 /* TX flow control - Send pause packet when buffer is full */
1157                 if (vars->flow_ctrl & ELINK_FLOW_CTRL_TX)
1158                         pause_val |= XMAC_PAUSE_CTRL_REG_TX_PAUSE_EN;
1159         } else {                /* PFC support */
1160                 pfc1_val |= XMAC_PFC_CTRL_HI_REG_PFC_REFRESH_EN |
1161                     XMAC_PFC_CTRL_HI_REG_PFC_STATS_EN |
1162                     XMAC_PFC_CTRL_HI_REG_RX_PFC_EN |
1163                     XMAC_PFC_CTRL_HI_REG_TX_PFC_EN |
1164                     XMAC_PFC_CTRL_HI_REG_FORCE_PFC_XON;
1165                 /* Write pause and PFC registers */
1166                 REG_WR(sc, xmac_base + XMAC_REG_PAUSE_CTRL, pause_val);
1167                 REG_WR(sc, xmac_base + XMAC_REG_PFC_CTRL, pfc0_val);
1168                 REG_WR(sc, xmac_base + XMAC_REG_PFC_CTRL_HI, pfc1_val);
1169                 pfc1_val &= ~XMAC_PFC_CTRL_HI_REG_FORCE_PFC_XON;
1170
1171         }
1172
1173         /* Write pause and PFC registers */
1174         REG_WR(sc, xmac_base + XMAC_REG_PAUSE_CTRL, pause_val);
1175         REG_WR(sc, xmac_base + XMAC_REG_PFC_CTRL, pfc0_val);
1176         REG_WR(sc, xmac_base + XMAC_REG_PFC_CTRL_HI, pfc1_val);
1177
1178         /* Set MAC address for source TX Pause/PFC frames */
1179         REG_WR(sc, xmac_base + XMAC_REG_CTRL_SA_LO,
1180                ((params->mac_addr[2] << 24) |
1181                 (params->mac_addr[3] << 16) |
1182                 (params->mac_addr[4] << 8) | (params->mac_addr[5])));
1183         REG_WR(sc, xmac_base + XMAC_REG_CTRL_SA_HI,
1184                ((params->mac_addr[0] << 8) | (params->mac_addr[1])));
1185
1186         DELAY(30);
1187 }
1188
1189 /******************************************************************/
1190 /*                      MAC/PBF section                           */
1191 /******************************************************************/
1192 static void elink_set_mdio_clk(struct bnx2x_softc *sc, uint32_t emac_base)
1193 {
1194         uint32_t new_mode, cur_mode;
1195         uint32_t clc_cnt;
1196         /* Set clause 45 mode, slow down the MDIO clock to 2.5MHz
1197          * (a value of 49==0x31) and make sure that the AUTO poll is off
1198          */
1199         cur_mode = REG_RD(sc, emac_base + EMAC_REG_EMAC_MDIO_MODE);
1200
1201         if (USES_WARPCORE(sc))
1202                 clc_cnt = 74L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT;
1203         else
1204                 clc_cnt = 49L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT;
1205
1206         if (((cur_mode & EMAC_MDIO_MODE_CLOCK_CNT) == clc_cnt) &&
1207             (cur_mode & (EMAC_MDIO_MODE_CLAUSE_45)))
1208                 return;
1209
1210         new_mode = cur_mode &
1211             ~(EMAC_MDIO_MODE_AUTO_POLL | EMAC_MDIO_MODE_CLOCK_CNT);
1212         new_mode |= clc_cnt;
1213         new_mode |= (EMAC_MDIO_MODE_CLAUSE_45);
1214
1215         PMD_DRV_LOG(DEBUG, sc, "Changing emac_mode from 0x%x to 0x%x",
1216                     cur_mode, new_mode);
1217         REG_WR(sc, emac_base + EMAC_REG_EMAC_MDIO_MODE, new_mode);
1218         DELAY(40);
1219 }
1220
1221 static void elink_set_mdio_emac_per_phy(struct bnx2x_softc *sc,
1222                                         struct elink_params *params)
1223 {
1224         uint8_t phy_index;
1225         /* Set mdio clock per phy */
1226         for (phy_index = ELINK_INT_PHY; phy_index < params->num_phys;
1227              phy_index++)
1228                 elink_set_mdio_clk(sc, params->phy[phy_index].mdio_ctrl);
1229 }
1230
1231 static uint8_t elink_is_4_port_mode(struct bnx2x_softc *sc)
1232 {
1233         uint32_t port4mode_ovwr_val;
1234         /* Check 4-port override enabled */
1235         port4mode_ovwr_val = REG_RD(sc, MISC_REG_PORT4MODE_EN_OVWR);
1236         if (port4mode_ovwr_val & (1 << 0)) {
1237                 /* Return 4-port mode override value */
1238                 return (port4mode_ovwr_val & (1 << 1)) == (1 << 1);
1239         }
1240         /* Return 4-port mode from input pin */
1241         return (uint8_t) REG_RD(sc, MISC_REG_PORT4MODE_EN);
1242 }
1243
1244 static void elink_emac_init(struct elink_params *params)
1245 {
1246         /* reset and unreset the emac core */
1247         struct bnx2x_softc *sc = params->sc;
1248         uint8_t port = params->port;
1249         uint32_t emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
1250         uint32_t val;
1251         uint16_t timeout;
1252
1253         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1254                (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
1255         DELAY(5);
1256         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
1257                (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
1258
1259         /* init emac - use read-modify-write */
1260         /* self clear reset */
1261         val = REG_RD(sc, emac_base + EMAC_REG_EMAC_MODE);
1262         elink_cb_reg_write(sc, emac_base + EMAC_REG_EMAC_MODE,
1263                            (val | EMAC_MODE_RESET));
1264
1265         timeout = 200;
1266         do {
1267                 val = REG_RD(sc, emac_base + EMAC_REG_EMAC_MODE);
1268                 PMD_DRV_LOG(DEBUG, sc, "EMAC reset reg is %u", val);
1269                 if (!timeout) {
1270                         PMD_DRV_LOG(DEBUG, sc, "EMAC timeout!");
1271                         return;
1272                 }
1273                 timeout--;
1274         } while (val & EMAC_MODE_RESET);
1275
1276         elink_set_mdio_emac_per_phy(sc, params);
1277         /* Set mac address */
1278         val = ((params->mac_addr[0] << 8) | params->mac_addr[1]);
1279         elink_cb_reg_write(sc, emac_base + EMAC_REG_EMAC_MAC_MATCH, val);
1280
1281         val = ((params->mac_addr[2] << 24) |
1282                (params->mac_addr[3] << 16) |
1283                (params->mac_addr[4] << 8) | params->mac_addr[5]);
1284         elink_cb_reg_write(sc, emac_base + EMAC_REG_EMAC_MAC_MATCH + 4, val);
1285 }
1286
1287 static void elink_set_xumac_nig(struct elink_params *params,
1288                                 uint16_t tx_pause_en, uint8_t enable)
1289 {
1290         struct bnx2x_softc *sc = params->sc;
1291
1292         REG_WR(sc, params->port ? NIG_REG_P1_MAC_IN_EN : NIG_REG_P0_MAC_IN_EN,
1293                enable);
1294         REG_WR(sc, params->port ? NIG_REG_P1_MAC_OUT_EN : NIG_REG_P0_MAC_OUT_EN,
1295                enable);
1296         REG_WR(sc, params->port ? NIG_REG_P1_MAC_PAUSE_OUT_EN :
1297                NIG_REG_P0_MAC_PAUSE_OUT_EN, tx_pause_en);
1298 }
1299
1300 static void elink_set_umac_rxtx(struct elink_params *params, uint8_t en)
1301 {
1302         uint32_t umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
1303         uint32_t val;
1304         struct bnx2x_softc *sc = params->sc;
1305         if (!(REG_RD(sc, MISC_REG_RESET_REG_2) &
1306               (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port)))
1307                 return;
1308         val = REG_RD(sc, umac_base + UMAC_REG_COMMAND_CONFIG);
1309         if (en)
1310                 val |= (UMAC_COMMAND_CONFIG_REG_TX_ENA |
1311                         UMAC_COMMAND_CONFIG_REG_RX_ENA);
1312         else
1313                 val &= ~(UMAC_COMMAND_CONFIG_REG_TX_ENA |
1314                          UMAC_COMMAND_CONFIG_REG_RX_ENA);
1315         /* Disable RX and TX */
1316         REG_WR(sc, umac_base + UMAC_REG_COMMAND_CONFIG, val);
1317 }
1318
1319 static void elink_umac_enable(struct elink_params *params,
1320                               struct elink_vars *vars, uint8_t lb)
1321 {
1322         uint32_t val;
1323         uint32_t umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
1324         struct bnx2x_softc *sc = params->sc;
1325         /* Reset UMAC */
1326         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1327                (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
1328         DELAY(1000 * 1);
1329
1330         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
1331                (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
1332
1333         PMD_DRV_LOG(DEBUG, sc, "enabling UMAC");
1334
1335         /* This register opens the gate for the UMAC despite its name */
1336         REG_WR(sc, NIG_REG_EGRESS_EMAC0_PORT + params->port * 4, 1);
1337
1338         val = UMAC_COMMAND_CONFIG_REG_PROMIS_EN |
1339             UMAC_COMMAND_CONFIG_REG_PAD_EN |
1340             UMAC_COMMAND_CONFIG_REG_SW_RESET |
1341             UMAC_COMMAND_CONFIG_REG_NO_LGTH_CHECK;
1342         switch (vars->line_speed) {
1343         case ELINK_SPEED_10:
1344                 val |= (0 << 2);
1345                 break;
1346         case ELINK_SPEED_100:
1347                 val |= (1 << 2);
1348                 break;
1349         case ELINK_SPEED_1000:
1350                 val |= (2 << 2);
1351                 break;
1352         case ELINK_SPEED_2500:
1353                 val |= (3 << 2);
1354                 break;
1355         default:
1356                 PMD_DRV_LOG(DEBUG, sc, "Invalid speed for UMAC %d",
1357                             vars->line_speed);
1358                 break;
1359         }
1360         if (!(vars->flow_ctrl & ELINK_FLOW_CTRL_TX))
1361                 val |= UMAC_COMMAND_CONFIG_REG_IGNORE_TX_PAUSE;
1362
1363         if (!(vars->flow_ctrl & ELINK_FLOW_CTRL_RX))
1364                 val |= UMAC_COMMAND_CONFIG_REG_PAUSE_IGNORE;
1365
1366         if (vars->duplex == DUPLEX_HALF)
1367                 val |= UMAC_COMMAND_CONFIG_REG_HD_ENA;
1368
1369         REG_WR(sc, umac_base + UMAC_REG_COMMAND_CONFIG, val);
1370         DELAY(50);
1371
1372         /* Configure UMAC for EEE */
1373         if (vars->eee_status & SHMEM_EEE_ADV_STATUS_MASK) {
1374                 PMD_DRV_LOG(DEBUG, sc, "configured UMAC for EEE");
1375                 REG_WR(sc, umac_base + UMAC_REG_UMAC_EEE_CTRL,
1376                        UMAC_UMAC_EEE_CTRL_REG_EEE_EN);
1377                 REG_WR(sc, umac_base + UMAC_REG_EEE_WAKE_TIMER, 0x11);
1378         } else {
1379                 REG_WR(sc, umac_base + UMAC_REG_UMAC_EEE_CTRL, 0x0);
1380         }
1381
1382         /* Set MAC address for source TX Pause/PFC frames (under SW reset) */
1383         REG_WR(sc, umac_base + UMAC_REG_MAC_ADDR0,
1384                ((params->mac_addr[2] << 24) |
1385                 (params->mac_addr[3] << 16) |
1386                 (params->mac_addr[4] << 8) | (params->mac_addr[5])));
1387         REG_WR(sc, umac_base + UMAC_REG_MAC_ADDR1,
1388                ((params->mac_addr[0] << 8) | (params->mac_addr[1])));
1389
1390         /* Enable RX and TX */
1391         val &= ~UMAC_COMMAND_CONFIG_REG_PAD_EN;
1392         val |= UMAC_COMMAND_CONFIG_REG_TX_ENA | UMAC_COMMAND_CONFIG_REG_RX_ENA;
1393         REG_WR(sc, umac_base + UMAC_REG_COMMAND_CONFIG, val);
1394         DELAY(50);
1395
1396         /* Remove SW Reset */
1397         val &= ~UMAC_COMMAND_CONFIG_REG_SW_RESET;
1398
1399         /* Check loopback mode */
1400         if (lb)
1401                 val |= UMAC_COMMAND_CONFIG_REG_LOOP_ENA;
1402         REG_WR(sc, umac_base + UMAC_REG_COMMAND_CONFIG, val);
1403
1404         /* Maximum Frame Length (RW). Defines a 14-Bit maximum frame
1405          * length used by the MAC receive logic to check frames.
1406          */
1407         REG_WR(sc, umac_base + UMAC_REG_MAXFR, 0x2710);
1408         elink_set_xumac_nig(params,
1409                             ((vars->flow_ctrl & ELINK_FLOW_CTRL_TX) != 0), 1);
1410         vars->mac_type = ELINK_MAC_TYPE_UMAC;
1411
1412 }
1413
1414 /* Define the XMAC mode */
1415 static void elink_xmac_init(struct elink_params *params, uint32_t max_speed)
1416 {
1417         struct bnx2x_softc *sc = params->sc;
1418         uint32_t is_port4mode = elink_is_4_port_mode(sc);
1419
1420         /* In 4-port mode, need to set the mode only once, so if XMAC is
1421          * already out of reset, it means the mode has already been set,
1422          * and it must not* reset the XMAC again, since it controls both
1423          * ports of the path
1424          */
1425
1426         if (((CHIP_NUM(sc) == CHIP_NUM_57840_4_10) ||
1427              (CHIP_NUM(sc) == CHIP_NUM_57840_2_20) ||
1428              (CHIP_NUM(sc) == CHIP_NUM_57840_OBS)) &&
1429             is_port4mode &&
1430             (REG_RD(sc, MISC_REG_RESET_REG_2) &
1431              MISC_REGISTERS_RESET_REG_2_XMAC)) {
1432                 PMD_DRV_LOG(DEBUG, sc, "XMAC already out of reset in 4-port mode");
1433                 return;
1434         }
1435
1436         /* Hard reset */
1437         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1438                MISC_REGISTERS_RESET_REG_2_XMAC);
1439         DELAY(1000 * 1);
1440
1441         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
1442                MISC_REGISTERS_RESET_REG_2_XMAC);
1443         if (is_port4mode) {
1444                 PMD_DRV_LOG(DEBUG, sc, "Init XMAC to 2 ports x 10G per path");
1445
1446                 /* Set the number of ports on the system side to up to 2 */
1447                 REG_WR(sc, MISC_REG_XMAC_CORE_PORT_MODE, 1);
1448
1449                 /* Set the number of ports on the Warp Core to 10G */
1450                 REG_WR(sc, MISC_REG_XMAC_PHY_PORT_MODE, 3);
1451         } else {
1452                 /* Set the number of ports on the system side to 1 */
1453                 REG_WR(sc, MISC_REG_XMAC_CORE_PORT_MODE, 0);
1454                 if (max_speed == ELINK_SPEED_10000) {
1455                         PMD_DRV_LOG(DEBUG, sc,
1456                                     "Init XMAC to 10G x 1 port per path");
1457                         /* Set the number of ports on the Warp Core to 10G */
1458                         REG_WR(sc, MISC_REG_XMAC_PHY_PORT_MODE, 3);
1459                 } else {
1460                         PMD_DRV_LOG(DEBUG, sc,
1461                                     "Init XMAC to 20G x 2 ports per path");
1462                         /* Set the number of ports on the Warp Core to 20G */
1463                         REG_WR(sc, MISC_REG_XMAC_PHY_PORT_MODE, 1);
1464                 }
1465         }
1466         /* Soft reset */
1467         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1468                MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
1469         DELAY(1000 * 1);
1470
1471         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
1472                MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
1473
1474 }
1475
1476 static void elink_set_xmac_rxtx(struct elink_params *params, uint8_t en)
1477 {
1478         uint8_t port = params->port;
1479         struct bnx2x_softc *sc = params->sc;
1480         uint32_t pfc_ctrl, xmac_base = (port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
1481         uint32_t val;
1482
1483         if (REG_RD(sc, MISC_REG_RESET_REG_2) & MISC_REGISTERS_RESET_REG_2_XMAC) {
1484                 /* Send an indication to change the state in the NIG back to XON
1485                  * Clearing this bit enables the next set of this bit to get
1486                  * rising edge
1487                  */
1488                 pfc_ctrl = REG_RD(sc, xmac_base + XMAC_REG_PFC_CTRL_HI);
1489                 REG_WR(sc, xmac_base + XMAC_REG_PFC_CTRL_HI,
1490                        (pfc_ctrl & ~(1 << 1)));
1491                 REG_WR(sc, xmac_base + XMAC_REG_PFC_CTRL_HI,
1492                        (pfc_ctrl | (1 << 1)));
1493                 PMD_DRV_LOG(DEBUG, sc, "Disable XMAC on port %x", port);
1494                 val = REG_RD(sc, xmac_base + XMAC_REG_CTRL);
1495                 if (en)
1496                         val |= (XMAC_CTRL_REG_TX_EN | XMAC_CTRL_REG_RX_EN);
1497                 else
1498                         val &= ~(XMAC_CTRL_REG_TX_EN | XMAC_CTRL_REG_RX_EN);
1499                 REG_WR(sc, xmac_base + XMAC_REG_CTRL, val);
1500         }
1501 }
1502
1503 static elink_status_t elink_xmac_enable(struct elink_params *params,
1504                                         struct elink_vars *vars, uint8_t lb)
1505 {
1506         uint32_t val, xmac_base;
1507         struct bnx2x_softc *sc = params->sc;
1508         PMD_DRV_LOG(DEBUG, sc, "enabling XMAC");
1509
1510         xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
1511
1512         elink_xmac_init(params, vars->line_speed);
1513
1514         /* This register determines on which events the MAC will assert
1515          * error on the i/f to the NIG along w/ EOP.
1516          */
1517
1518         /* This register tells the NIG whether to send traffic to UMAC
1519          * or XMAC
1520          */
1521         REG_WR(sc, NIG_REG_EGRESS_EMAC0_PORT + params->port * 4, 0);
1522
1523         /* When XMAC is in XLGMII mode, disable sending idles for fault
1524          * detection.
1525          */
1526         if (!(params->phy[ELINK_INT_PHY].flags & ELINK_FLAGS_TX_ERROR_CHECK)) {
1527                 REG_WR(sc, xmac_base + XMAC_REG_RX_LSS_CTRL,
1528                        (XMAC_RX_LSS_CTRL_REG_LOCAL_FAULT_DISABLE |
1529                         XMAC_RX_LSS_CTRL_REG_REMOTE_FAULT_DISABLE));
1530                 REG_WR(sc, xmac_base + XMAC_REG_CLEAR_RX_LSS_STATUS, 0);
1531                 REG_WR(sc, xmac_base + XMAC_REG_CLEAR_RX_LSS_STATUS,
1532                        XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS |
1533                        XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS);
1534         }
1535         /* Set Max packet size */
1536         REG_WR(sc, xmac_base + XMAC_REG_RX_MAX_SIZE, 0x2710);
1537
1538         /* CRC append for Tx packets */
1539         REG_WR(sc, xmac_base + XMAC_REG_TX_CTRL, 0xC800);
1540
1541         /* update PFC */
1542         elink_update_pfc_xmac(params, vars);
1543
1544         if (vars->eee_status & SHMEM_EEE_ADV_STATUS_MASK) {
1545                 PMD_DRV_LOG(DEBUG, sc, "Setting XMAC for EEE");
1546                 REG_WR(sc, xmac_base + XMAC_REG_EEE_TIMERS_HI, 0x1380008);
1547                 REG_WR(sc, xmac_base + XMAC_REG_EEE_CTRL, 0x1);
1548         } else {
1549                 REG_WR(sc, xmac_base + XMAC_REG_EEE_CTRL, 0x0);
1550         }
1551
1552         /* Enable TX and RX */
1553         val = XMAC_CTRL_REG_TX_EN | XMAC_CTRL_REG_RX_EN;
1554
1555         /* Set MAC in XLGMII mode for dual-mode */
1556         if ((vars->line_speed == ELINK_SPEED_20000) &&
1557             (params->phy[ELINK_INT_PHY].supported &
1558              ELINK_SUPPORTED_20000baseKR2_Full))
1559                 val |= XMAC_CTRL_REG_XLGMII_ALIGN_ENB;
1560
1561         /* Check loopback mode */
1562         if (lb)
1563                 val |= XMAC_CTRL_REG_LINE_LOCAL_LPBK;
1564         REG_WR(sc, xmac_base + XMAC_REG_CTRL, val);
1565         elink_set_xumac_nig(params,
1566                             ((vars->flow_ctrl & ELINK_FLOW_CTRL_TX) != 0), 1);
1567
1568         vars->mac_type = ELINK_MAC_TYPE_XMAC;
1569
1570         return ELINK_STATUS_OK;
1571 }
1572
1573 static elink_status_t elink_emac_enable(struct elink_params *params,
1574                                         struct elink_vars *vars, uint8_t lb)
1575 {
1576         struct bnx2x_softc *sc = params->sc;
1577         uint8_t port = params->port;
1578         uint32_t emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
1579         uint32_t val;
1580
1581         PMD_DRV_LOG(DEBUG, sc, "enabling EMAC");
1582
1583         /* Disable BMAC */
1584         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1585                (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
1586
1587         /* enable emac and not bmac */
1588         REG_WR(sc, NIG_REG_EGRESS_EMAC0_PORT + port * 4, 1);
1589
1590         if (vars->phy_flags & PHY_XGXS_FLAG) {
1591                 uint32_t ser_lane = ((params->lane_config &
1592                                       PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
1593                                      PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
1594
1595                 PMD_DRV_LOG(DEBUG, sc, "XGXS");
1596                 /* select the master lanes (out of 0-3) */
1597                 REG_WR(sc, NIG_REG_XGXS_LANE_SEL_P0 + port * 4, ser_lane);
1598                 /* select XGXS */
1599                 REG_WR(sc, NIG_REG_XGXS_SERDES0_MODE_SEL + port * 4, 1);
1600
1601         } else {                /* SerDes */
1602                 PMD_DRV_LOG(DEBUG, sc, "SerDes");
1603                 /* select SerDes */
1604                 REG_WR(sc, NIG_REG_XGXS_SERDES0_MODE_SEL + port * 4, 0);
1605         }
1606
1607         elink_bits_en(sc, emac_base + EMAC_REG_EMAC_RX_MODE,
1608                       EMAC_RX_MODE_RESET);
1609         elink_bits_en(sc, emac_base + EMAC_REG_EMAC_TX_MODE,
1610                       EMAC_TX_MODE_RESET);
1611
1612         /* pause enable/disable */
1613         elink_bits_dis(sc, emac_base + EMAC_REG_EMAC_RX_MODE,
1614                        EMAC_RX_MODE_FLOW_EN);
1615
1616         elink_bits_dis(sc, emac_base + EMAC_REG_EMAC_TX_MODE,
1617                        (EMAC_TX_MODE_EXT_PAUSE_EN |
1618                         EMAC_TX_MODE_FLOW_EN));
1619         if (!(params->feature_config_flags &
1620               ELINK_FEATURE_CONFIG_PFC_ENABLED)) {
1621                 if (vars->flow_ctrl & ELINK_FLOW_CTRL_RX)
1622                         elink_bits_en(sc, emac_base +
1623                                       EMAC_REG_EMAC_RX_MODE,
1624                                       EMAC_RX_MODE_FLOW_EN);
1625
1626                 if (vars->flow_ctrl & ELINK_FLOW_CTRL_TX)
1627                         elink_bits_en(sc, emac_base +
1628                                       EMAC_REG_EMAC_TX_MODE,
1629                                       (EMAC_TX_MODE_EXT_PAUSE_EN |
1630                                        EMAC_TX_MODE_FLOW_EN));
1631         } else
1632                 elink_bits_en(sc, emac_base + EMAC_REG_EMAC_TX_MODE,
1633                               EMAC_TX_MODE_FLOW_EN);
1634
1635         /* KEEP_VLAN_TAG, promiscuous */
1636         val = REG_RD(sc, emac_base + EMAC_REG_EMAC_RX_MODE);
1637         val |= EMAC_RX_MODE_KEEP_VLAN_TAG | EMAC_RX_MODE_PROMISCUOUS;
1638
1639         /* Setting this bit causes MAC control frames (except for pause
1640          * frames) to be passed on for processing. This setting has no
1641          * affect on the operation of the pause frames. This bit effects
1642          * all packets regardless of RX Parser packet sorting logic.
1643          * Turn the PFC off to make sure we are in Xon state before
1644          * enabling it.
1645          */
1646         elink_cb_reg_write(sc, emac_base + EMAC_REG_RX_PFC_MODE, 0);
1647         if (params->feature_config_flags & ELINK_FEATURE_CONFIG_PFC_ENABLED) {
1648                 PMD_DRV_LOG(DEBUG, sc, "PFC is enabled");
1649                 /* Enable PFC again */
1650                 elink_cb_reg_write(sc, emac_base + EMAC_REG_RX_PFC_MODE,
1651                                    EMAC_REG_RX_PFC_MODE_RX_EN |
1652                                    EMAC_REG_RX_PFC_MODE_TX_EN |
1653                                    EMAC_REG_RX_PFC_MODE_PRIORITIES);
1654
1655                 elink_cb_reg_write(sc, emac_base + EMAC_REG_RX_PFC_PARAM,
1656                                    ((0x0101 <<
1657                                      EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT) |
1658                                     (0x00ff <<
1659                                      EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT)));
1660                 val |= EMAC_RX_MODE_KEEP_MAC_CONTROL;
1661         }
1662         elink_cb_reg_write(sc, emac_base + EMAC_REG_EMAC_RX_MODE, val);
1663
1664         /* Set Loopback */
1665         val = REG_RD(sc, emac_base + EMAC_REG_EMAC_MODE);
1666         if (lb)
1667                 val |= 0x810;
1668         else
1669                 val &= ~0x810;
1670         elink_cb_reg_write(sc, emac_base + EMAC_REG_EMAC_MODE, val);
1671
1672         /* Enable emac */
1673         REG_WR(sc, NIG_REG_NIG_EMAC0_EN + port * 4, 1);
1674
1675         /* Enable emac for jumbo packets */
1676         elink_cb_reg_write(sc, emac_base + EMAC_REG_EMAC_RX_MTU_SIZE,
1677                            (EMAC_RX_MTU_SIZE_JUMBO_ENA |
1678                             (ELINK_ETH_MAX_JUMBO_PACKET_SIZE +
1679                              ELINK_ETH_OVREHEAD)));
1680
1681         /* Strip CRC */
1682         REG_WR(sc, NIG_REG_NIG_INGRESS_EMAC0_NO_CRC + port * 4, 0x1);
1683
1684         /* Disable the NIG in/out to the bmac */
1685         REG_WR(sc, NIG_REG_BMAC0_IN_EN + port * 4, 0x0);
1686         REG_WR(sc, NIG_REG_BMAC0_PAUSE_OUT_EN + port * 4, 0x0);
1687         REG_WR(sc, NIG_REG_BMAC0_OUT_EN + port * 4, 0x0);
1688
1689         /* Enable the NIG in/out to the emac */
1690         REG_WR(sc, NIG_REG_EMAC0_IN_EN + port * 4, 0x1);
1691         val = 0;
1692         if ((params->feature_config_flags &
1693              ELINK_FEATURE_CONFIG_PFC_ENABLED) ||
1694             (vars->flow_ctrl & ELINK_FLOW_CTRL_TX))
1695                 val = 1;
1696
1697         REG_WR(sc, NIG_REG_EMAC0_PAUSE_OUT_EN + port * 4, val);
1698         REG_WR(sc, NIG_REG_EGRESS_EMAC0_OUT_EN + port * 4, 0x1);
1699
1700         REG_WR(sc, NIG_REG_BMAC0_REGS_OUT_EN + port * 4, 0x0);
1701
1702         vars->mac_type = ELINK_MAC_TYPE_EMAC;
1703         return ELINK_STATUS_OK;
1704 }
1705
1706 static void elink_update_pfc_bmac1(struct elink_params *params,
1707                                    struct elink_vars *vars)
1708 {
1709         uint32_t wb_data[2];
1710         struct bnx2x_softc *sc = params->sc;
1711         uint32_t bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
1712             NIG_REG_INGRESS_BMAC0_MEM;
1713
1714         uint32_t val = 0x14;
1715         if ((!(params->feature_config_flags &
1716                ELINK_FEATURE_CONFIG_PFC_ENABLED)) &&
1717             (vars->flow_ctrl & ELINK_FLOW_CTRL_RX))
1718                 /* Enable BigMAC to react on received Pause packets */
1719                 val |= (1 << 5);
1720         wb_data[0] = val;
1721         wb_data[1] = 0;
1722         REG_WR_DMAE(sc, bmac_addr + BIGMAC_REGISTER_RX_CONTROL, wb_data, 2);
1723
1724         /* TX control */
1725         val = 0xc0;
1726         if (!(params->feature_config_flags &
1727               ELINK_FEATURE_CONFIG_PFC_ENABLED) &&
1728             (vars->flow_ctrl & ELINK_FLOW_CTRL_TX))
1729                 val |= 0x800000;
1730         wb_data[0] = val;
1731         wb_data[1] = 0;
1732         REG_WR_DMAE(sc, bmac_addr + BIGMAC_REGISTER_TX_CONTROL, wb_data, 2);
1733 }
1734
1735 static void elink_update_pfc_bmac2(struct elink_params *params,
1736                                    struct elink_vars *vars, uint8_t is_lb)
1737 {
1738         /* Set rx control: Strip CRC and enable BigMAC to relay
1739          * control packets to the system as well
1740          */
1741         uint32_t wb_data[2];
1742         struct bnx2x_softc *sc = params->sc;
1743         uint32_t bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
1744             NIG_REG_INGRESS_BMAC0_MEM;
1745         uint32_t val = 0x14;
1746
1747         if ((!(params->feature_config_flags &
1748                ELINK_FEATURE_CONFIG_PFC_ENABLED)) &&
1749             (vars->flow_ctrl & ELINK_FLOW_CTRL_RX))
1750                 /* Enable BigMAC to react on received Pause packets */
1751                 val |= (1 << 5);
1752         wb_data[0] = val;
1753         wb_data[1] = 0;
1754         REG_WR_DMAE(sc, bmac_addr + BIGMAC2_REGISTER_RX_CONTROL, wb_data, 2);
1755         DELAY(30);
1756
1757         /* Tx control */
1758         val = 0xc0;
1759         if (!(params->feature_config_flags &
1760               ELINK_FEATURE_CONFIG_PFC_ENABLED) &&
1761             (vars->flow_ctrl & ELINK_FLOW_CTRL_TX))
1762                 val |= 0x800000;
1763         wb_data[0] = val;
1764         wb_data[1] = 0;
1765         REG_WR_DMAE(sc, bmac_addr + BIGMAC2_REGISTER_TX_CONTROL, wb_data, 2);
1766
1767         if (params->feature_config_flags & ELINK_FEATURE_CONFIG_PFC_ENABLED) {
1768                 PMD_DRV_LOG(DEBUG, sc, "PFC is enabled");
1769                 /* Enable PFC RX & TX & STATS and set 8 COS  */
1770                 wb_data[0] = 0x0;
1771                 wb_data[0] |= (1 << 0); /* RX */
1772                 wb_data[0] |= (1 << 1); /* TX */
1773                 wb_data[0] |= (1 << 2); /* Force initial Xon */
1774                 wb_data[0] |= (1 << 3); /* 8 cos */
1775                 wb_data[0] |= (1 << 5); /* STATS */
1776                 wb_data[1] = 0;
1777                 REG_WR_DMAE(sc, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL,
1778                             wb_data, 2);
1779                 /* Clear the force Xon */
1780                 wb_data[0] &= ~(1 << 2);
1781         } else {
1782                 PMD_DRV_LOG(DEBUG, sc, "PFC is disabled");
1783                 /* Disable PFC RX & TX & STATS and set 8 COS */
1784                 wb_data[0] = 0x8;
1785                 wb_data[1] = 0;
1786         }
1787
1788         REG_WR_DMAE(sc, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL, wb_data, 2);
1789
1790         /* Set Time (based unit is 512 bit time) between automatic
1791          * re-sending of PP packets amd enable automatic re-send of
1792          * Per-Priroity Packet as long as pp_gen is asserted and
1793          * pp_disable is low.
1794          */
1795         val = 0x8000;
1796         if (params->feature_config_flags & ELINK_FEATURE_CONFIG_PFC_ENABLED)
1797                 val |= (1 << 16);       /* enable automatic re-send */
1798
1799         wb_data[0] = val;
1800         wb_data[1] = 0;
1801         REG_WR_DMAE(sc, bmac_addr + BIGMAC2_REGISTER_TX_PAUSE_CONTROL,
1802                     wb_data, 2);
1803
1804         /* mac control */
1805         val = 0x3;              /* Enable RX and TX */
1806         if (is_lb) {
1807                 val |= 0x4;     /* Local loopback */
1808                 PMD_DRV_LOG(DEBUG, sc, "enable bmac loopback");
1809         }
1810         /* When PFC enabled, Pass pause frames towards the NIG. */
1811         if (params->feature_config_flags & ELINK_FEATURE_CONFIG_PFC_ENABLED)
1812                 val |= ((1 << 6) | (1 << 5));
1813
1814         wb_data[0] = val;
1815         wb_data[1] = 0;
1816         REG_WR_DMAE(sc, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
1817 }
1818
1819 /******************************************************************************
1820 * Description:
1821 *  This function is needed because NIG ARB_CREDIT_WEIGHT_X are
1822 *  not continues and ARB_CREDIT_WEIGHT_0 + offset is suitable.
1823 ******************************************************************************/
1824 static elink_status_t elink_pfc_nig_rx_priority_mask(struct bnx2x_softc *sc,
1825                                                      uint8_t cos_entry,
1826                                                      uint32_t priority_mask,
1827                                                      uint8_t port)
1828 {
1829         uint32_t nig_reg_rx_priority_mask_add = 0;
1830
1831         switch (cos_entry) {
1832         case 0:
1833                 nig_reg_rx_priority_mask_add = (port) ?
1834                     NIG_REG_P1_RX_COS0_PRIORITY_MASK :
1835                     NIG_REG_P0_RX_COS0_PRIORITY_MASK;
1836                 break;
1837         case 1:
1838                 nig_reg_rx_priority_mask_add = (port) ?
1839                     NIG_REG_P1_RX_COS1_PRIORITY_MASK :
1840                     NIG_REG_P0_RX_COS1_PRIORITY_MASK;
1841                 break;
1842         case 2:
1843                 nig_reg_rx_priority_mask_add = (port) ?
1844                     NIG_REG_P1_RX_COS2_PRIORITY_MASK :
1845                     NIG_REG_P0_RX_COS2_PRIORITY_MASK;
1846                 break;
1847         case 3:
1848                 if (port)
1849                         return ELINK_STATUS_ERROR;
1850                 nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS3_PRIORITY_MASK;
1851                 break;
1852         case 4:
1853                 if (port)
1854                         return ELINK_STATUS_ERROR;
1855                 nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS4_PRIORITY_MASK;
1856                 break;
1857         case 5:
1858                 if (port)
1859                         return ELINK_STATUS_ERROR;
1860                 nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS5_PRIORITY_MASK;
1861                 break;
1862         }
1863
1864         REG_WR(sc, nig_reg_rx_priority_mask_add, priority_mask);
1865
1866         return ELINK_STATUS_OK;
1867 }
1868
1869 static void elink_update_mng(struct elink_params *params, uint32_t link_status)
1870 {
1871         struct bnx2x_softc *sc = params->sc;
1872
1873         REG_WR(sc, params->shmem_base +
1874                offsetof(struct shmem_region,
1875                         port_mb[params->port].link_status), link_status);
1876 }
1877
1878 static void elink_update_link_attr(struct elink_params *params,
1879                                    uint32_t link_attr)
1880 {
1881         struct bnx2x_softc *sc = params->sc;
1882
1883         if (SHMEM2_HAS(sc, link_attr_sync))
1884                 REG_WR(sc, params->shmem2_base +
1885                        offsetof(struct shmem2_region,
1886                                 link_attr_sync[params->port]), link_attr);
1887 }
1888
1889 static void elink_update_pfc_nig(struct elink_params *params,
1890                                  struct elink_nig_brb_pfc_port_params
1891                                  *nig_params)
1892 {
1893         uint32_t xcm_mask = 0, ppp_enable = 0, pause_enable = 0, llfc_out_en =
1894             0;
1895         uint32_t llfc_enable = 0, xcm_out_en = 0, hwpfc_enable = 0;
1896         uint32_t pkt_priority_to_cos = 0;
1897         struct bnx2x_softc *sc = params->sc;
1898         uint8_t port = params->port;
1899
1900         int set_pfc = params->feature_config_flags &
1901             ELINK_FEATURE_CONFIG_PFC_ENABLED;
1902         PMD_DRV_LOG(DEBUG, sc, "updating pfc nig parameters");
1903
1904         /* When NIG_LLH0_XCM_MASK_REG_LLHX_XCM_MASK_BCN bit is set
1905          * MAC control frames (that are not pause packets)
1906          * will be forwarded to the XCM.
1907          */
1908         xcm_mask = REG_RD(sc, port ? NIG_REG_LLH1_XCM_MASK :
1909                           NIG_REG_LLH0_XCM_MASK);
1910         /* NIG params will override non PFC params, since it's possible to
1911          * do transition from PFC to SAFC
1912          */
1913         if (set_pfc) {
1914                 pause_enable = 0;
1915                 llfc_out_en = 0;
1916                 llfc_enable = 0;
1917                 if (CHIP_IS_E3(sc))
1918                         ppp_enable = 0;
1919                 else
1920                         ppp_enable = 1;
1921                 xcm_mask &= ~(port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
1922                               NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
1923                 xcm_out_en = 0;
1924                 hwpfc_enable = 1;
1925         } else {
1926                 if (nig_params) {
1927                         llfc_out_en = nig_params->llfc_out_en;
1928                         llfc_enable = nig_params->llfc_enable;
1929                         pause_enable = nig_params->pause_enable;
1930                 } else          /* Default non PFC mode - PAUSE */
1931                         pause_enable = 1;
1932
1933                 xcm_mask |= (port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
1934                              NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
1935                 xcm_out_en = 1;
1936         }
1937
1938         if (CHIP_IS_E3(sc))
1939                 REG_WR(sc, port ? NIG_REG_BRB1_PAUSE_IN_EN :
1940                        NIG_REG_BRB0_PAUSE_IN_EN, pause_enable);
1941         REG_WR(sc, port ? NIG_REG_LLFC_OUT_EN_1 :
1942                NIG_REG_LLFC_OUT_EN_0, llfc_out_en);
1943         REG_WR(sc, port ? NIG_REG_LLFC_ENABLE_1 :
1944                NIG_REG_LLFC_ENABLE_0, llfc_enable);
1945         REG_WR(sc, port ? NIG_REG_PAUSE_ENABLE_1 :
1946                NIG_REG_PAUSE_ENABLE_0, pause_enable);
1947
1948         REG_WR(sc, port ? NIG_REG_PPP_ENABLE_1 :
1949                NIG_REG_PPP_ENABLE_0, ppp_enable);
1950
1951         REG_WR(sc, port ? NIG_REG_LLH1_XCM_MASK :
1952                NIG_REG_LLH0_XCM_MASK, xcm_mask);
1953
1954         REG_WR(sc, port ? NIG_REG_LLFC_EGRESS_SRC_ENABLE_1 :
1955                NIG_REG_LLFC_EGRESS_SRC_ENABLE_0, 0x7);
1956
1957         /* Output enable for RX_XCM # IF */
1958         REG_WR(sc, port ? NIG_REG_XCM1_OUT_EN :
1959                NIG_REG_XCM0_OUT_EN, xcm_out_en);
1960
1961         /* HW PFC TX enable */
1962         REG_WR(sc, port ? NIG_REG_P1_HWPFC_ENABLE :
1963                NIG_REG_P0_HWPFC_ENABLE, hwpfc_enable);
1964
1965         if (nig_params) {
1966                 uint8_t i = 0;
1967                 pkt_priority_to_cos = nig_params->pkt_priority_to_cos;
1968
1969                 for (i = 0; i < nig_params->num_of_rx_cos_priority_mask; i++)
1970                         elink_pfc_nig_rx_priority_mask(sc, i,
1971                                                        nig_params->
1972                                                        rx_cos_priority_mask[i],
1973                                                        port);
1974
1975                 REG_WR(sc, port ? NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 :
1976                        NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0,
1977                        nig_params->llfc_high_priority_classes);
1978
1979                 REG_WR(sc, port ? NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 :
1980                        NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0,
1981                        nig_params->llfc_low_priority_classes);
1982         }
1983         REG_WR(sc, port ? NIG_REG_P1_PKT_PRIORITY_TO_COS :
1984                NIG_REG_P0_PKT_PRIORITY_TO_COS, pkt_priority_to_cos);
1985 }
1986
1987 elink_status_t elink_update_pfc(struct elink_params *params,
1988                                 struct elink_vars *vars,
1989                                 struct elink_nig_brb_pfc_port_params
1990                                 *pfc_params)
1991 {
1992         /* The PFC and pause are orthogonal to one another, meaning when
1993          * PFC is enabled, the pause are disabled, and when PFC is
1994          * disabled, pause are set according to the pause result.
1995          */
1996         uint32_t val;
1997         struct bnx2x_softc *sc = params->sc;
1998         elink_status_t elink_status = ELINK_STATUS_OK;
1999         uint8_t bmac_loopback = (params->loopback_mode == ELINK_LOOPBACK_BMAC);
2000
2001         if (params->feature_config_flags & ELINK_FEATURE_CONFIG_PFC_ENABLED)
2002                 vars->link_status |= LINK_STATUS_PFC_ENABLED;
2003         else
2004                 vars->link_status &= ~LINK_STATUS_PFC_ENABLED;
2005
2006         elink_update_mng(params, vars->link_status);
2007
2008         /* Update NIG params */
2009         elink_update_pfc_nig(params, pfc_params);
2010
2011         if (!vars->link_up)
2012                 return elink_status;
2013
2014         PMD_DRV_LOG(DEBUG, sc, "About to update PFC in BMAC");
2015
2016         if (CHIP_IS_E3(sc)) {
2017                 if (vars->mac_type == ELINK_MAC_TYPE_XMAC)
2018                         elink_update_pfc_xmac(params, vars);
2019         } else {
2020                 val = REG_RD(sc, MISC_REG_RESET_REG_2);
2021                 if ((val &
2022                      (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port))
2023                     == 0) {
2024                         PMD_DRV_LOG(DEBUG, sc, "About to update PFC in EMAC");
2025                         elink_emac_enable(params, vars, 0);
2026                         return elink_status;
2027                 }
2028                 if (CHIP_IS_E2(sc))
2029                         elink_update_pfc_bmac2(params, vars, bmac_loopback);
2030                 else
2031                         elink_update_pfc_bmac1(params, vars);
2032
2033                 val = 0;
2034                 if ((params->feature_config_flags &
2035                      ELINK_FEATURE_CONFIG_PFC_ENABLED) ||
2036                     (vars->flow_ctrl & ELINK_FLOW_CTRL_TX))
2037                         val = 1;
2038                 REG_WR(sc, NIG_REG_BMAC0_PAUSE_OUT_EN + params->port * 4, val);
2039         }
2040         return elink_status;
2041 }
2042
2043 static elink_status_t elink_bmac1_enable(struct elink_params *params,
2044                                          struct elink_vars *vars, uint8_t is_lb)
2045 {
2046         struct bnx2x_softc *sc = params->sc;
2047         uint8_t port = params->port;
2048         uint32_t bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
2049             NIG_REG_INGRESS_BMAC0_MEM;
2050         uint32_t wb_data[2];
2051         uint32_t val;
2052
2053         PMD_DRV_LOG(DEBUG, sc, "Enabling BigMAC1");
2054
2055         /* XGXS control */
2056         wb_data[0] = 0x3c;
2057         wb_data[1] = 0;
2058         REG_WR_DMAE(sc, bmac_addr + BIGMAC_REGISTER_BMAC_XGXS_CONTROL,
2059                     wb_data, 2);
2060
2061         /* TX MAC SA */
2062         wb_data[0] = ((params->mac_addr[2] << 24) |
2063                       (params->mac_addr[3] << 16) |
2064                       (params->mac_addr[4] << 8) | params->mac_addr[5]);
2065         wb_data[1] = ((params->mac_addr[0] << 8) | params->mac_addr[1]);
2066         REG_WR_DMAE(sc, bmac_addr + BIGMAC_REGISTER_TX_SOURCE_ADDR, wb_data, 2);
2067
2068         /* MAC control */
2069         val = 0x3;
2070         if (is_lb) {
2071                 val |= 0x4;
2072                 PMD_DRV_LOG(DEBUG, sc, "enable bmac loopback");
2073         }
2074         wb_data[0] = val;
2075         wb_data[1] = 0;
2076         REG_WR_DMAE(sc, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL, wb_data, 2);
2077
2078         /* Set rx mtu */
2079         wb_data[0] = ELINK_ETH_MAX_JUMBO_PACKET_SIZE + ELINK_ETH_OVREHEAD;
2080         wb_data[1] = 0;
2081         REG_WR_DMAE(sc, bmac_addr + BIGMAC_REGISTER_RX_MAX_SIZE, wb_data, 2);
2082
2083         elink_update_pfc_bmac1(params, vars);
2084
2085         /* Set tx mtu */
2086         wb_data[0] = ELINK_ETH_MAX_JUMBO_PACKET_SIZE + ELINK_ETH_OVREHEAD;
2087         wb_data[1] = 0;
2088         REG_WR_DMAE(sc, bmac_addr + BIGMAC_REGISTER_TX_MAX_SIZE, wb_data, 2);
2089
2090         /* Set cnt max size */
2091         wb_data[0] = ELINK_ETH_MAX_JUMBO_PACKET_SIZE + ELINK_ETH_OVREHEAD;
2092         wb_data[1] = 0;
2093         REG_WR_DMAE(sc, bmac_addr + BIGMAC_REGISTER_CNT_MAX_SIZE, wb_data, 2);
2094
2095         /* Configure SAFC */
2096         wb_data[0] = 0x1000200;
2097         wb_data[1] = 0;
2098         REG_WR_DMAE(sc, bmac_addr + BIGMAC_REGISTER_RX_LLFC_MSG_FLDS,
2099                     wb_data, 2);
2100
2101         return ELINK_STATUS_OK;
2102 }
2103
2104 static elink_status_t elink_bmac2_enable(struct elink_params *params,
2105                                          struct elink_vars *vars, uint8_t is_lb)
2106 {
2107         struct bnx2x_softc *sc = params->sc;
2108         uint8_t port = params->port;
2109         uint32_t bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
2110             NIG_REG_INGRESS_BMAC0_MEM;
2111         uint32_t wb_data[2];
2112
2113         PMD_DRV_LOG(DEBUG, sc, "Enabling BigMAC2");
2114
2115         wb_data[0] = 0;
2116         wb_data[1] = 0;
2117         REG_WR_DMAE(sc, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
2118         DELAY(30);
2119
2120         /* XGXS control: Reset phy HW, MDIO registers, PHY PLL and BMAC */
2121         wb_data[0] = 0x3c;
2122         wb_data[1] = 0;
2123         REG_WR_DMAE(sc, bmac_addr + BIGMAC2_REGISTER_BMAC_XGXS_CONTROL,
2124                     wb_data, 2);
2125
2126         DELAY(30);
2127
2128         /* TX MAC SA */
2129         wb_data[0] = ((params->mac_addr[2] << 24) |
2130                       (params->mac_addr[3] << 16) |
2131                       (params->mac_addr[4] << 8) | params->mac_addr[5]);
2132         wb_data[1] = ((params->mac_addr[0] << 8) | params->mac_addr[1]);
2133         REG_WR_DMAE(sc, bmac_addr + BIGMAC2_REGISTER_TX_SOURCE_ADDR,
2134                     wb_data, 2);
2135
2136         DELAY(30);
2137
2138         /* Configure SAFC */
2139         wb_data[0] = 0x1000200;
2140         wb_data[1] = 0;
2141         REG_WR_DMAE(sc, bmac_addr + BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS,
2142                     wb_data, 2);
2143         DELAY(30);
2144
2145         /* Set RX MTU */
2146         wb_data[0] = ELINK_ETH_MAX_JUMBO_PACKET_SIZE + ELINK_ETH_OVREHEAD;
2147         wb_data[1] = 0;
2148         REG_WR_DMAE(sc, bmac_addr + BIGMAC2_REGISTER_RX_MAX_SIZE, wb_data, 2);
2149         DELAY(30);
2150
2151         /* Set TX MTU */
2152         wb_data[0] = ELINK_ETH_MAX_JUMBO_PACKET_SIZE + ELINK_ETH_OVREHEAD;
2153         wb_data[1] = 0;
2154         REG_WR_DMAE(sc, bmac_addr + BIGMAC2_REGISTER_TX_MAX_SIZE, wb_data, 2);
2155         DELAY(30);
2156         /* Set cnt max size */
2157         wb_data[0] = ELINK_ETH_MAX_JUMBO_PACKET_SIZE + ELINK_ETH_OVREHEAD - 2;
2158         wb_data[1] = 0;
2159         REG_WR_DMAE(sc, bmac_addr + BIGMAC2_REGISTER_CNT_MAX_SIZE, wb_data, 2);
2160         DELAY(30);
2161         elink_update_pfc_bmac2(params, vars, is_lb);
2162
2163         return ELINK_STATUS_OK;
2164 }
2165
2166 static elink_status_t elink_bmac_enable(struct elink_params *params,
2167                                         struct elink_vars *vars,
2168                                         uint8_t is_lb, uint8_t reset_bmac)
2169 {
2170         elink_status_t rc = ELINK_STATUS_OK;
2171         uint8_t port = params->port;
2172         struct bnx2x_softc *sc = params->sc;
2173         uint32_t val;
2174         /* Reset and unreset the BigMac */
2175         if (reset_bmac) {
2176                 REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
2177                        (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
2178                 DELAY(1000 * 1);
2179         }
2180
2181         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
2182                (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
2183
2184         /* Enable access for bmac registers */
2185         REG_WR(sc, NIG_REG_BMAC0_REGS_OUT_EN + port * 4, 0x1);
2186
2187         /* Enable BMAC according to BMAC type */
2188         if (CHIP_IS_E2(sc))
2189                 rc = elink_bmac2_enable(params, vars, is_lb);
2190         else
2191                 rc = elink_bmac1_enable(params, vars, is_lb);
2192         REG_WR(sc, NIG_REG_XGXS_SERDES0_MODE_SEL + port * 4, 0x1);
2193         REG_WR(sc, NIG_REG_XGXS_LANE_SEL_P0 + port * 4, 0x0);
2194         REG_WR(sc, NIG_REG_EGRESS_EMAC0_PORT + port * 4, 0x0);
2195         val = 0;
2196         if ((params->feature_config_flags &
2197              ELINK_FEATURE_CONFIG_PFC_ENABLED) ||
2198             (vars->flow_ctrl & ELINK_FLOW_CTRL_TX))
2199                 val = 1;
2200         REG_WR(sc, NIG_REG_BMAC0_PAUSE_OUT_EN + port * 4, val);
2201         REG_WR(sc, NIG_REG_EGRESS_EMAC0_OUT_EN + port * 4, 0x0);
2202         REG_WR(sc, NIG_REG_EMAC0_IN_EN + port * 4, 0x0);
2203         REG_WR(sc, NIG_REG_EMAC0_PAUSE_OUT_EN + port * 4, 0x0);
2204         REG_WR(sc, NIG_REG_BMAC0_IN_EN + port * 4, 0x1);
2205         REG_WR(sc, NIG_REG_BMAC0_OUT_EN + port * 4, 0x1);
2206
2207         vars->mac_type = ELINK_MAC_TYPE_BMAC;
2208         return rc;
2209 }
2210
2211 static void elink_set_bmac_rx(struct bnx2x_softc *sc, uint8_t port, uint8_t en)
2212 {
2213         uint32_t bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
2214             NIG_REG_INGRESS_BMAC0_MEM;
2215         uint32_t wb_data[2];
2216         uint32_t nig_bmac_enable =
2217             REG_RD(sc, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
2218
2219         if (CHIP_IS_E2(sc))
2220                 bmac_addr += BIGMAC2_REGISTER_BMAC_CONTROL;
2221         else
2222                 bmac_addr += BIGMAC_REGISTER_BMAC_CONTROL;
2223         /* Only if the bmac is out of reset */
2224         if (REG_RD(sc, MISC_REG_RESET_REG_2) &
2225             (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port) && nig_bmac_enable) {
2226                 /* Clear Rx Enable bit in BMAC_CONTROL register */
2227                 REG_RD_DMAE(sc, bmac_addr, wb_data, 2);
2228                 if (en)
2229                         wb_data[0] |= ELINK_BMAC_CONTROL_RX_ENABLE;
2230                 else
2231                         wb_data[0] &= ~ELINK_BMAC_CONTROL_RX_ENABLE;
2232                 REG_WR_DMAE(sc, bmac_addr, wb_data, 2);
2233                 DELAY(1000 * 1);
2234         }
2235 }
2236
2237 static elink_status_t elink_pbf_update(struct elink_params *params,
2238                                        uint32_t flow_ctrl, uint32_t line_speed)
2239 {
2240         struct bnx2x_softc *sc = params->sc;
2241         uint8_t port = params->port;
2242         uint32_t init_crd, crd;
2243         uint32_t count = 1000;
2244
2245         /* Disable port */
2246         REG_WR(sc, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port * 4, 0x1);
2247
2248         /* Wait for init credit */
2249         init_crd = REG_RD(sc, PBF_REG_P0_INIT_CRD + port * 4);
2250         crd = REG_RD(sc, PBF_REG_P0_CREDIT + port * 8);
2251         PMD_DRV_LOG(DEBUG, sc, "init_crd 0x%x  crd 0x%x", init_crd, crd);
2252
2253         while ((init_crd != crd) && count) {
2254                 DELAY(1000 * 5);
2255                 crd = REG_RD(sc, PBF_REG_P0_CREDIT + port * 8);
2256                 count--;
2257         }
2258         crd = REG_RD(sc, PBF_REG_P0_CREDIT + port * 8);
2259         if (init_crd != crd) {
2260                 PMD_DRV_LOG(DEBUG, sc, "BUG! init_crd 0x%x != crd 0x%x",
2261                             init_crd, crd);
2262                 return ELINK_STATUS_ERROR;
2263         }
2264
2265         if (flow_ctrl & ELINK_FLOW_CTRL_RX ||
2266             line_speed == ELINK_SPEED_10 ||
2267             line_speed == ELINK_SPEED_100 ||
2268             line_speed == ELINK_SPEED_1000 || line_speed == ELINK_SPEED_2500) {
2269                 REG_WR(sc, PBF_REG_P0_PAUSE_ENABLE + port * 4, 1);
2270                 /* Update threshold */
2271                 REG_WR(sc, PBF_REG_P0_ARB_THRSH + port * 4, 0);
2272                 /* Update init credit */
2273                 init_crd = 778; /* (800-18-4) */
2274
2275         } else {
2276                 uint32_t thresh = (ELINK_ETH_MAX_JUMBO_PACKET_SIZE +
2277                                    ELINK_ETH_OVREHEAD) / 16;
2278                 REG_WR(sc, PBF_REG_P0_PAUSE_ENABLE + port * 4, 0);
2279                 /* Update threshold */
2280                 REG_WR(sc, PBF_REG_P0_ARB_THRSH + port * 4, thresh);
2281                 /* Update init credit */
2282                 switch (line_speed) {
2283                 case ELINK_SPEED_10000:
2284                         init_crd = thresh + 553 - 22;
2285                         break;
2286                 default:
2287                         PMD_DRV_LOG(DEBUG, sc, "Invalid line_speed 0x%x",
2288                                     line_speed);
2289                         return ELINK_STATUS_ERROR;
2290                 }
2291         }
2292         REG_WR(sc, PBF_REG_P0_INIT_CRD + port * 4, init_crd);
2293         PMD_DRV_LOG(DEBUG, sc, "PBF updated to speed %d credit %d",
2294                     line_speed, init_crd);
2295
2296         /* Probe the credit changes */
2297         REG_WR(sc, PBF_REG_INIT_P0 + port * 4, 0x1);
2298         DELAY(1000 * 5);
2299         REG_WR(sc, PBF_REG_INIT_P0 + port * 4, 0x0);
2300
2301         /* Enable port */
2302         REG_WR(sc, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port * 4, 0x0);
2303         return ELINK_STATUS_OK;
2304 }
2305
2306 /**
2307  * elink_get_emac_base - retrive emac base address
2308  *
2309  * @bp:                 driver handle
2310  * @mdc_mdio_access:    access type
2311  * @port:               port id
2312  *
2313  * This function selects the MDC/MDIO access (through emac0 or
2314  * emac1) depend on the mdc_mdio_access, port, port swapped. Each
2315  * phy has a default access mode, which could also be overridden
2316  * by nvram configuration. This parameter, whether this is the
2317  * default phy configuration, or the nvram overrun
2318  * configuration, is passed here as mdc_mdio_access and selects
2319  * the emac_base for the CL45 read/writes operations
2320  */
2321 static uint32_t elink_get_emac_base(struct bnx2x_softc *sc,
2322                                     uint32_t mdc_mdio_access, uint8_t port)
2323 {
2324         uint32_t emac_base = 0;
2325         switch (mdc_mdio_access) {
2326         case SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE:
2327                 break;
2328         case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0:
2329                 if (REG_RD(sc, NIG_REG_PORT_SWAP))
2330                         emac_base = GRCBASE_EMAC1;
2331                 else
2332                         emac_base = GRCBASE_EMAC0;
2333                 break;
2334         case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1:
2335                 if (REG_RD(sc, NIG_REG_PORT_SWAP))
2336                         emac_base = GRCBASE_EMAC0;
2337                 else
2338                         emac_base = GRCBASE_EMAC1;
2339                 break;
2340         case SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH:
2341                 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
2342                 break;
2343         case SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED:
2344                 emac_base = (port) ? GRCBASE_EMAC0 : GRCBASE_EMAC1;
2345                 break;
2346         default:
2347                 break;
2348         }
2349         return emac_base;
2350
2351 }
2352
2353 /******************************************************************/
2354 /*                      CL22 access functions                     */
2355 /******************************************************************/
2356 static elink_status_t elink_cl22_write(struct bnx2x_softc *sc,
2357                                        struct elink_phy *phy,
2358                                        uint16_t reg, uint16_t val)
2359 {
2360         uint32_t tmp, mode;
2361         uint8_t i;
2362         elink_status_t rc = ELINK_STATUS_OK;
2363         /* Switch to CL22 */
2364         mode = REG_RD(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
2365         REG_WR(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
2366                mode & ~EMAC_MDIO_MODE_CLAUSE_45);
2367
2368         /* Address */
2369         tmp = ((phy->addr << 21) | (reg << 16) | val |
2370                EMAC_MDIO_COMM_COMMAND_WRITE_22 | EMAC_MDIO_COMM_START_BUSY);
2371         REG_WR(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
2372
2373         for (i = 0; i < 50; i++) {
2374                 DELAY(10);
2375
2376                 tmp = REG_RD(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
2377                 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
2378                         DELAY(5);
2379                         break;
2380                 }
2381         }
2382         if (tmp & EMAC_MDIO_COMM_START_BUSY) {
2383                 PMD_DRV_LOG(DEBUG, sc, "write phy register failed");
2384                 rc = ELINK_STATUS_TIMEOUT;
2385         }
2386         REG_WR(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
2387         return rc;
2388 }
2389
2390 static elink_status_t elink_cl22_read(struct bnx2x_softc *sc,
2391                                       struct elink_phy *phy,
2392                                       uint16_t reg, uint16_t * ret_val)
2393 {
2394         uint32_t val, mode;
2395         uint16_t i;
2396         elink_status_t rc = ELINK_STATUS_OK;
2397
2398         /* Switch to CL22 */
2399         mode = REG_RD(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
2400         REG_WR(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
2401                mode & ~EMAC_MDIO_MODE_CLAUSE_45);
2402
2403         /* Address */
2404         val = ((phy->addr << 21) | (reg << 16) |
2405                EMAC_MDIO_COMM_COMMAND_READ_22 | EMAC_MDIO_COMM_START_BUSY);
2406         REG_WR(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
2407
2408         for (i = 0; i < 50; i++) {
2409                 DELAY(10);
2410
2411                 val = REG_RD(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
2412                 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
2413                         *ret_val = (uint16_t) (val & EMAC_MDIO_COMM_DATA);
2414                         DELAY(5);
2415                         break;
2416                 }
2417         }
2418         if (val & EMAC_MDIO_COMM_START_BUSY) {
2419                 PMD_DRV_LOG(DEBUG, sc, "read phy register failed");
2420
2421                 *ret_val = 0;
2422                 rc = ELINK_STATUS_TIMEOUT;
2423         }
2424         REG_WR(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
2425         return rc;
2426 }
2427
2428 /******************************************************************/
2429 /*                      CL45 access functions                     */
2430 /******************************************************************/
2431 static elink_status_t elink_cl45_read(struct bnx2x_softc *sc,
2432                                       struct elink_phy *phy, uint8_t devad,
2433                                       uint16_t reg, uint16_t * ret_val)
2434 {
2435         uint32_t val;
2436         uint16_t i;
2437         elink_status_t rc = ELINK_STATUS_OK;
2438         if (phy->flags & ELINK_FLAGS_MDC_MDIO_WA_G) {
2439                 elink_set_mdio_clk(sc, phy->mdio_ctrl);
2440         }
2441
2442         if (phy->flags & ELINK_FLAGS_MDC_MDIO_WA_B0)
2443                 elink_bits_en(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
2444                               EMAC_MDIO_STATUS_10MB);
2445         /* Address */
2446         val = ((phy->addr << 21) | (devad << 16) | reg |
2447                EMAC_MDIO_COMM_COMMAND_ADDRESS | EMAC_MDIO_COMM_START_BUSY);
2448         REG_WR(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
2449
2450         for (i = 0; i < 50; i++) {
2451                 DELAY(10);
2452
2453                 val = REG_RD(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
2454                 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
2455                         DELAY(5);
2456                         break;
2457                 }
2458         }
2459         if (val & EMAC_MDIO_COMM_START_BUSY) {
2460                 PMD_DRV_LOG(DEBUG, sc, "read phy register failed");
2461                 elink_cb_event_log(sc, ELINK_LOG_ID_MDIO_ACCESS_TIMEOUT);       // "MDC/MDIO access timeout"
2462
2463                 *ret_val = 0;
2464                 rc = ELINK_STATUS_TIMEOUT;
2465         } else {
2466                 /* Data */
2467                 val = ((phy->addr << 21) | (devad << 16) |
2468                        EMAC_MDIO_COMM_COMMAND_READ_45 |
2469                        EMAC_MDIO_COMM_START_BUSY);
2470                 REG_WR(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
2471
2472                 for (i = 0; i < 50; i++) {
2473                         DELAY(10);
2474
2475                         val = REG_RD(sc, phy->mdio_ctrl +
2476                                      EMAC_REG_EMAC_MDIO_COMM);
2477                         if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
2478                                 *ret_val =
2479                                     (uint16_t) (val & EMAC_MDIO_COMM_DATA);
2480                                 break;
2481                         }
2482                 }
2483                 if (val & EMAC_MDIO_COMM_START_BUSY) {
2484                         PMD_DRV_LOG(DEBUG, sc, "read phy register failed");
2485                         elink_cb_event_log(sc, ELINK_LOG_ID_MDIO_ACCESS_TIMEOUT);       // "MDC/MDIO access timeout"
2486
2487                         *ret_val = 0;
2488                         rc = ELINK_STATUS_TIMEOUT;
2489                 }
2490         }
2491         /* Work around for E3 A0 */
2492         if (phy->flags & ELINK_FLAGS_MDC_MDIO_WA) {
2493                 phy->flags ^= ELINK_FLAGS_DUMMY_READ;
2494                 if (phy->flags & ELINK_FLAGS_DUMMY_READ) {
2495                         uint16_t temp_val;
2496                         elink_cl45_read(sc, phy, devad, 0xf, &temp_val);
2497                 }
2498         }
2499
2500         if (phy->flags & ELINK_FLAGS_MDC_MDIO_WA_B0)
2501                 elink_bits_dis(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
2502                                EMAC_MDIO_STATUS_10MB);
2503         return rc;
2504 }
2505
2506 static elink_status_t elink_cl45_write(struct bnx2x_softc *sc,
2507                                        struct elink_phy *phy, uint8_t devad,
2508                                        uint16_t reg, uint16_t val)
2509 {
2510         uint32_t tmp;
2511         uint8_t i;
2512         elink_status_t rc = ELINK_STATUS_OK;
2513         if (phy->flags & ELINK_FLAGS_MDC_MDIO_WA_G) {
2514                 elink_set_mdio_clk(sc, phy->mdio_ctrl);
2515         }
2516
2517         if (phy->flags & ELINK_FLAGS_MDC_MDIO_WA_B0)
2518                 elink_bits_en(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
2519                               EMAC_MDIO_STATUS_10MB);
2520
2521         /* Address */
2522         tmp = ((phy->addr << 21) | (devad << 16) | reg |
2523                EMAC_MDIO_COMM_COMMAND_ADDRESS | EMAC_MDIO_COMM_START_BUSY);
2524         REG_WR(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
2525
2526         for (i = 0; i < 50; i++) {
2527                 DELAY(10);
2528
2529                 tmp = REG_RD(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
2530                 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
2531                         DELAY(5);
2532                         break;
2533                 }
2534         }
2535         if (tmp & EMAC_MDIO_COMM_START_BUSY) {
2536                 PMD_DRV_LOG(DEBUG, sc, "write phy register failed");
2537                 elink_cb_event_log(sc, ELINK_LOG_ID_MDIO_ACCESS_TIMEOUT);       // "MDC/MDIO access timeout"
2538
2539                 rc = ELINK_STATUS_TIMEOUT;
2540         } else {
2541                 /* Data */
2542                 tmp = ((phy->addr << 21) | (devad << 16) | val |
2543                        EMAC_MDIO_COMM_COMMAND_WRITE_45 |
2544                        EMAC_MDIO_COMM_START_BUSY);
2545                 REG_WR(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
2546
2547                 for (i = 0; i < 50; i++) {
2548                         DELAY(10);
2549
2550                         tmp = REG_RD(sc, phy->mdio_ctrl +
2551                                      EMAC_REG_EMAC_MDIO_COMM);
2552                         if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
2553                                 DELAY(5);
2554                                 break;
2555                         }
2556                 }
2557                 if (tmp & EMAC_MDIO_COMM_START_BUSY) {
2558                         PMD_DRV_LOG(DEBUG, sc, "write phy register failed");
2559                         elink_cb_event_log(sc, ELINK_LOG_ID_MDIO_ACCESS_TIMEOUT);       // "MDC/MDIO access timeout"
2560
2561                         rc = ELINK_STATUS_TIMEOUT;
2562                 }
2563         }
2564         /* Work around for E3 A0 */
2565         if (phy->flags & ELINK_FLAGS_MDC_MDIO_WA) {
2566                 phy->flags ^= ELINK_FLAGS_DUMMY_READ;
2567                 if (phy->flags & ELINK_FLAGS_DUMMY_READ) {
2568                         uint16_t temp_val;
2569                         elink_cl45_read(sc, phy, devad, 0xf, &temp_val);
2570                 }
2571         }
2572         if (phy->flags & ELINK_FLAGS_MDC_MDIO_WA_B0)
2573                 elink_bits_dis(sc, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
2574                                EMAC_MDIO_STATUS_10MB);
2575         return rc;
2576 }
2577
2578 /******************************************************************/
2579 /*                      EEE section                                */
2580 /******************************************************************/
2581 static uint8_t elink_eee_has_cap(struct elink_params *params)
2582 {
2583         struct bnx2x_softc *sc = params->sc;
2584
2585         if (REG_RD(sc, params->shmem2_base) <=
2586             offsetof(struct shmem2_region, eee_status[params->port]))
2587                  return 0;
2588
2589         return 1;
2590 }
2591
2592 static elink_status_t elink_eee_nvram_to_time(uint32_t nvram_mode,
2593                                               uint32_t * idle_timer)
2594 {
2595         switch (nvram_mode) {
2596         case PORT_FEAT_CFG_EEE_POWER_MODE_BALANCED:
2597                 *idle_timer = ELINK_EEE_MODE_NVRAM_BALANCED_TIME;
2598                 break;
2599         case PORT_FEAT_CFG_EEE_POWER_MODE_AGGRESSIVE:
2600                 *idle_timer = ELINK_EEE_MODE_NVRAM_AGGRESSIVE_TIME;
2601                 break;
2602         case PORT_FEAT_CFG_EEE_POWER_MODE_LOW_LATENCY:
2603                 *idle_timer = ELINK_EEE_MODE_NVRAM_LATENCY_TIME;
2604                 break;
2605         default:
2606                 *idle_timer = 0;
2607                 break;
2608         }
2609
2610         return ELINK_STATUS_OK;
2611 }
2612
2613 static elink_status_t elink_eee_time_to_nvram(uint32_t idle_timer,
2614                                               uint32_t * nvram_mode)
2615 {
2616         switch (idle_timer) {
2617         case ELINK_EEE_MODE_NVRAM_BALANCED_TIME:
2618                 *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_BALANCED;
2619                 break;
2620         case ELINK_EEE_MODE_NVRAM_AGGRESSIVE_TIME:
2621                 *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_AGGRESSIVE;
2622                 break;
2623         case ELINK_EEE_MODE_NVRAM_LATENCY_TIME:
2624                 *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_LOW_LATENCY;
2625                 break;
2626         default:
2627                 *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED;
2628                 break;
2629         }
2630
2631         return ELINK_STATUS_OK;
2632 }
2633
2634 static uint32_t elink_eee_calc_timer(struct elink_params *params)
2635 {
2636         uint32_t eee_mode, eee_idle;
2637         struct bnx2x_softc *sc = params->sc;
2638
2639         if (params->eee_mode & ELINK_EEE_MODE_OVERRIDE_NVRAM) {
2640                 if (params->eee_mode & ELINK_EEE_MODE_OUTPUT_TIME) {
2641                         /* time value in eee_mode --> used directly */
2642                         eee_idle = params->eee_mode & ELINK_EEE_MODE_TIMER_MASK;
2643                 } else {
2644                         /* hsi value in eee_mode --> time */
2645                         if (elink_eee_nvram_to_time(params->eee_mode &
2646                                                     ELINK_EEE_MODE_NVRAM_MASK,
2647                                                     &eee_idle))
2648                                 return 0;
2649                 }
2650         } else {
2651                 /* hsi values in nvram --> time */
2652                 eee_mode = ((REG_RD(sc, params->shmem_base +
2653                                     offsetof(struct shmem_region,
2654                                              dev_info.port_feature_config
2655                                              [params->
2656                                               port].eee_power_mode)) &
2657                              PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
2658                             PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
2659
2660                 if (elink_eee_nvram_to_time(eee_mode, &eee_idle))
2661                         return 0;
2662         }
2663
2664         return eee_idle;
2665 }
2666
2667 static elink_status_t elink_eee_set_timers(struct elink_params *params,
2668                                            struct elink_vars *vars)
2669 {
2670         uint32_t eee_idle = 0, eee_mode;
2671         struct bnx2x_softc *sc = params->sc;
2672
2673         eee_idle = elink_eee_calc_timer(params);
2674
2675         if (eee_idle) {
2676                 REG_WR(sc, MISC_REG_CPMU_LP_IDLE_THR_P0 + (params->port << 2),
2677                        eee_idle);
2678         } else if ((params->eee_mode & ELINK_EEE_MODE_ENABLE_LPI) &&
2679                    (params->eee_mode & ELINK_EEE_MODE_OVERRIDE_NVRAM) &&
2680                    (params->eee_mode & ELINK_EEE_MODE_OUTPUT_TIME)) {
2681                 PMD_DRV_LOG(DEBUG, sc, "Error: Tx LPI is enabled with timer 0");
2682                 return ELINK_STATUS_ERROR;
2683         }
2684
2685         vars->eee_status &= ~(SHMEM_EEE_TIMER_MASK | SHMEM_EEE_TIME_OUTPUT_BIT);
2686         if (params->eee_mode & ELINK_EEE_MODE_OUTPUT_TIME) {
2687                 /* eee_idle in 1u --> eee_status in 16u */
2688                 eee_idle >>= 4;
2689                 vars->eee_status |= (eee_idle & SHMEM_EEE_TIMER_MASK) |
2690                     SHMEM_EEE_TIME_OUTPUT_BIT;
2691         } else {
2692                 if (elink_eee_time_to_nvram(eee_idle, &eee_mode))
2693                         return ELINK_STATUS_ERROR;
2694                 vars->eee_status |= eee_mode;
2695         }
2696
2697         return ELINK_STATUS_OK;
2698 }
2699
2700 static elink_status_t elink_eee_initial_config(struct elink_params *params,
2701                                                struct elink_vars *vars,
2702                                                uint8_t mode)
2703 {
2704         vars->eee_status |= ((uint32_t) mode) << SHMEM_EEE_SUPPORTED_SHIFT;
2705
2706         /* Propagate params' bits --> vars (for migration exposure) */
2707         if (params->eee_mode & ELINK_EEE_MODE_ENABLE_LPI)
2708                 vars->eee_status |= SHMEM_EEE_LPI_REQUESTED_BIT;
2709         else
2710                 vars->eee_status &= ~SHMEM_EEE_LPI_REQUESTED_BIT;
2711
2712         if (params->eee_mode & ELINK_EEE_MODE_ADV_LPI)
2713                 vars->eee_status |= SHMEM_EEE_REQUESTED_BIT;
2714         else
2715                 vars->eee_status &= ~SHMEM_EEE_REQUESTED_BIT;
2716
2717         return elink_eee_set_timers(params, vars);
2718 }
2719
2720 static elink_status_t elink_eee_disable(struct elink_phy *phy,
2721                                         struct elink_params *params,
2722                                         struct elink_vars *vars)
2723 {
2724         struct bnx2x_softc *sc = params->sc;
2725
2726         /* Make Certain LPI is disabled */
2727         REG_WR(sc, MISC_REG_CPMU_LP_FW_ENABLE_P0 + (params->port << 2), 0);
2728
2729         elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_EEE_ADV, 0x0);
2730
2731         vars->eee_status &= ~SHMEM_EEE_ADV_STATUS_MASK;
2732
2733         return ELINK_STATUS_OK;
2734 }
2735
2736 static elink_status_t elink_eee_advertise(struct elink_phy *phy,
2737                                           struct elink_params *params,
2738                                           struct elink_vars *vars,
2739                                           uint8_t modes)
2740 {
2741         struct bnx2x_softc *sc = params->sc;
2742         uint16_t val = 0;
2743
2744         /* Mask events preventing LPI generation */
2745         REG_WR(sc, MISC_REG_CPMU_LP_MASK_EXT_P0 + (params->port << 2), 0xfc20);
2746
2747         if (modes & SHMEM_EEE_10G_ADV) {
2748                 PMD_DRV_LOG(DEBUG, sc, "Advertise 10GBase-T EEE");
2749                 val |= 0x8;
2750         }
2751         if (modes & SHMEM_EEE_1G_ADV) {
2752                 PMD_DRV_LOG(DEBUG, sc, "Advertise 1GBase-T EEE");
2753                 val |= 0x4;
2754         }
2755
2756         elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_EEE_ADV, val);
2757
2758         vars->eee_status &= ~SHMEM_EEE_ADV_STATUS_MASK;
2759         vars->eee_status |= (modes << SHMEM_EEE_ADV_STATUS_SHIFT);
2760
2761         return ELINK_STATUS_OK;
2762 }
2763
2764 static void elink_update_mng_eee(struct elink_params *params,
2765                                  uint32_t eee_status)
2766 {
2767         struct bnx2x_softc *sc = params->sc;
2768
2769         if (elink_eee_has_cap(params))
2770                 REG_WR(sc, params->shmem2_base +
2771                        offsetof(struct shmem2_region,
2772                                 eee_status[params->port]), eee_status);
2773 }
2774
2775 static void elink_eee_an_resolve(struct elink_phy *phy,
2776                                  struct elink_params *params,
2777                                  struct elink_vars *vars)
2778 {
2779         struct bnx2x_softc *sc = params->sc;
2780         uint16_t adv = 0, lp = 0;
2781         uint32_t lp_adv = 0;
2782         uint8_t neg = 0;
2783
2784         elink_cl45_read(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_EEE_ADV, &adv);
2785         elink_cl45_read(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_LP_EEE_ADV, &lp);
2786
2787         if (lp & 0x2) {
2788                 lp_adv |= SHMEM_EEE_100M_ADV;
2789                 if (adv & 0x2) {
2790                         if (vars->line_speed == ELINK_SPEED_100)
2791                                 neg = 1;
2792                         PMD_DRV_LOG(DEBUG, sc, "EEE negotiated - 100M");
2793                 }
2794         }
2795         if (lp & 0x14) {
2796                 lp_adv |= SHMEM_EEE_1G_ADV;
2797                 if (adv & 0x14) {
2798                         if (vars->line_speed == ELINK_SPEED_1000)
2799                                 neg = 1;
2800                         PMD_DRV_LOG(DEBUG, sc, "EEE negotiated - 1G");
2801                 }
2802         }
2803         if (lp & 0x68) {
2804                 lp_adv |= SHMEM_EEE_10G_ADV;
2805                 if (adv & 0x68) {
2806                         if (vars->line_speed == ELINK_SPEED_10000)
2807                                 neg = 1;
2808                         PMD_DRV_LOG(DEBUG, sc, "EEE negotiated - 10G");
2809                 }
2810         }
2811
2812         vars->eee_status &= ~SHMEM_EEE_LP_ADV_STATUS_MASK;
2813         vars->eee_status |= (lp_adv << SHMEM_EEE_LP_ADV_STATUS_SHIFT);
2814
2815         if (neg) {
2816                 PMD_DRV_LOG(DEBUG, sc, "EEE is active");
2817                 vars->eee_status |= SHMEM_EEE_ACTIVE_BIT;
2818         }
2819 }
2820
2821 /******************************************************************/
2822 /*                      BSC access functions from E3              */
2823 /******************************************************************/
2824 static void elink_bsc_module_sel(struct elink_params *params)
2825 {
2826         int idx;
2827         uint32_t board_cfg, sfp_ctrl;
2828         uint32_t i2c_pins[I2C_SWITCH_WIDTH], i2c_val[I2C_SWITCH_WIDTH];
2829         struct bnx2x_softc *sc = params->sc;
2830         uint8_t port = params->port;
2831         /* Read I2C output PINs */
2832         board_cfg = REG_RD(sc, params->shmem_base +
2833                            offsetof(struct shmem_region,
2834                                     dev_info.shared_hw_config.board));
2835         i2c_pins[I2C_BSC0] = board_cfg & SHARED_HW_CFG_E3_I2C_MUX0_MASK;
2836         i2c_pins[I2C_BSC1] = (board_cfg & SHARED_HW_CFG_E3_I2C_MUX1_MASK) >>
2837             SHARED_HW_CFG_E3_I2C_MUX1_SHIFT;
2838
2839         /* Read I2C output value */
2840         sfp_ctrl = REG_RD(sc, params->shmem_base +
2841                           offsetof(struct shmem_region,
2842                                    dev_info.port_hw_config[port].
2843                                    e3_cmn_pin_cfg));
2844         i2c_val[I2C_BSC0] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX0_MASK) > 0;
2845         i2c_val[I2C_BSC1] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX1_MASK) > 0;
2846         PMD_DRV_LOG(DEBUG, sc, "Setting BSC switch");
2847         for (idx = 0; idx < I2C_SWITCH_WIDTH; idx++)
2848                 elink_set_cfg_pin(sc, i2c_pins[idx], i2c_val[idx]);
2849 }
2850
2851 static elink_status_t elink_bsc_read(struct elink_params *params,
2852                                      struct bnx2x_softc *sc,
2853                                      uint8_t sl_devid,
2854                                      uint16_t sl_addr,
2855                                      uint8_t lc_addr,
2856                                      uint8_t xfer_cnt, uint32_t * data_array)
2857 {
2858         uint32_t val, i;
2859         elink_status_t rc = ELINK_STATUS_OK;
2860
2861         if (xfer_cnt > 16) {
2862                 PMD_DRV_LOG(DEBUG, sc, "invalid xfer_cnt %d. Max is 16 bytes",
2863                             xfer_cnt);
2864                 return ELINK_STATUS_ERROR;
2865         }
2866         if (params)
2867                 elink_bsc_module_sel(params);
2868
2869         xfer_cnt = 16 - lc_addr;
2870
2871         /* Enable the engine */
2872         val = REG_RD(sc, MCP_REG_MCPR_IMC_COMMAND);
2873         val |= MCPR_IMC_COMMAND_ENABLE;
2874         REG_WR(sc, MCP_REG_MCPR_IMC_COMMAND, val);
2875
2876         /* Program slave device ID */
2877         val = (sl_devid << 16) | sl_addr;
2878         REG_WR(sc, MCP_REG_MCPR_IMC_SLAVE_CONTROL, val);
2879
2880         /* Start xfer with 0 byte to update the address pointer ??? */
2881         val = (MCPR_IMC_COMMAND_ENABLE) |
2882             (MCPR_IMC_COMMAND_WRITE_OP <<
2883              MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
2884             (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) | (0);
2885         REG_WR(sc, MCP_REG_MCPR_IMC_COMMAND, val);
2886
2887         /* Poll for completion */
2888         i = 0;
2889         val = REG_RD(sc, MCP_REG_MCPR_IMC_COMMAND);
2890         while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
2891                 DELAY(10);
2892                 val = REG_RD(sc, MCP_REG_MCPR_IMC_COMMAND);
2893                 if (i++ > 1000) {
2894                         PMD_DRV_LOG(DEBUG, sc, "wr 0 byte timed out after %d try",
2895                                     i);
2896                         rc = ELINK_STATUS_TIMEOUT;
2897                         break;
2898                 }
2899         }
2900         if (rc == ELINK_STATUS_TIMEOUT)
2901                 return rc;
2902
2903         /* Start xfer with read op */
2904         val = (MCPR_IMC_COMMAND_ENABLE) |
2905             (MCPR_IMC_COMMAND_READ_OP <<
2906              MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
2907             (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) |
2908             (xfer_cnt);
2909         REG_WR(sc, MCP_REG_MCPR_IMC_COMMAND, val);
2910
2911         /* Poll for completion */
2912         i = 0;
2913         val = REG_RD(sc, MCP_REG_MCPR_IMC_COMMAND);
2914         while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
2915                 DELAY(10);
2916                 val = REG_RD(sc, MCP_REG_MCPR_IMC_COMMAND);
2917                 if (i++ > 1000) {
2918                         PMD_DRV_LOG(DEBUG, sc,
2919                                     "rd op timed out after %d try", i);
2920                         rc = ELINK_STATUS_TIMEOUT;
2921                         break;
2922                 }
2923         }
2924         if (rc == ELINK_STATUS_TIMEOUT)
2925                 return rc;
2926
2927         for (i = (lc_addr >> 2); i < 4; i++) {
2928                 data_array[i] = REG_RD(sc, (MCP_REG_MCPR_IMC_DATAREG0 + i * 4));
2929 #ifdef __BIG_ENDIAN
2930                 data_array[i] = ((data_array[i] & 0x000000ff) << 24) |
2931                     ((data_array[i] & 0x0000ff00) << 8) |
2932                     ((data_array[i] & 0x00ff0000) >> 8) |
2933                     ((data_array[i] & 0xff000000) >> 24);
2934 #endif
2935         }
2936         return rc;
2937 }
2938
2939 static void elink_cl45_read_or_write(struct bnx2x_softc *sc,
2940                                      struct elink_phy *phy, uint8_t devad,
2941                                      uint16_t reg, uint16_t or_val)
2942 {
2943         uint16_t val;
2944         elink_cl45_read(sc, phy, devad, reg, &val);
2945         elink_cl45_write(sc, phy, devad, reg, val | or_val);
2946 }
2947
2948 static void elink_cl45_read_and_write(struct bnx2x_softc *sc,
2949                                       struct elink_phy *phy,
2950                                       uint8_t devad, uint16_t reg,
2951                                       uint16_t and_val)
2952 {
2953         uint16_t val;
2954         elink_cl45_read(sc, phy, devad, reg, &val);
2955         elink_cl45_write(sc, phy, devad, reg, val & and_val);
2956 }
2957
2958 static uint8_t elink_get_warpcore_lane(struct elink_params *params)
2959 {
2960         uint8_t lane = 0;
2961         struct bnx2x_softc *sc = params->sc;
2962         uint32_t path_swap, path_swap_ovr;
2963         uint8_t path, port;
2964
2965         path = SC_PATH(sc);
2966         port = params->port;
2967
2968         if (elink_is_4_port_mode(sc)) {
2969                 uint32_t port_swap, port_swap_ovr;
2970
2971                 /* Figure out path swap value */
2972                 path_swap_ovr = REG_RD(sc, MISC_REG_FOUR_PORT_PATH_SWAP_OVWR);
2973                 if (path_swap_ovr & 0x1)
2974                         path_swap = (path_swap_ovr & 0x2);
2975                 else
2976                         path_swap = REG_RD(sc, MISC_REG_FOUR_PORT_PATH_SWAP);
2977
2978                 if (path_swap)
2979                         path = path ^ 1;
2980
2981                 /* Figure out port swap value */
2982                 port_swap_ovr = REG_RD(sc, MISC_REG_FOUR_PORT_PORT_SWAP_OVWR);
2983                 if (port_swap_ovr & 0x1)
2984                         port_swap = (port_swap_ovr & 0x2);
2985                 else
2986                         port_swap = REG_RD(sc, MISC_REG_FOUR_PORT_PORT_SWAP);
2987
2988                 if (port_swap)
2989                         port = port ^ 1;
2990
2991                 lane = (port << 1) + path;
2992         } else {                /* Two port mode - no port swap */
2993
2994                 /* Figure out path swap value */
2995                 path_swap_ovr = REG_RD(sc, MISC_REG_TWO_PORT_PATH_SWAP_OVWR);
2996                 if (path_swap_ovr & 0x1) {
2997                         path_swap = (path_swap_ovr & 0x2);
2998                 } else {
2999                         path_swap = REG_RD(sc, MISC_REG_TWO_PORT_PATH_SWAP);
3000                 }
3001                 if (path_swap)
3002                         path = path ^ 1;
3003
3004                 lane = path << 1;
3005         }
3006         return lane;
3007 }
3008
3009 static void elink_set_aer_mmd(struct elink_params *params,
3010                               struct elink_phy *phy)
3011 {
3012         uint32_t ser_lane;
3013         uint16_t offset, aer_val;
3014         struct bnx2x_softc *sc = params->sc;
3015         ser_lane = ((params->lane_config &
3016                      PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
3017                     PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
3018
3019         offset = (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ?
3020             (phy->addr + ser_lane) : 0;
3021
3022         if (USES_WARPCORE(sc)) {
3023                 aer_val = elink_get_warpcore_lane(params);
3024                 /* In Dual-lane mode, two lanes are joined together,
3025                  * so in order to configure them, the AER broadcast method is
3026                  * used here.
3027                  * 0x200 is the broadcast address for lanes 0,1
3028                  * 0x201 is the broadcast address for lanes 2,3
3029                  */
3030                 if (phy->flags & ELINK_FLAGS_WC_DUAL_MODE)
3031                         aer_val = (aer_val >> 1) | 0x200;
3032         } else if (CHIP_IS_E2(sc))
3033                 aer_val = 0x3800 + offset - 1;
3034         else
3035                 aer_val = 0x3800 + offset;
3036
3037         CL22_WR_OVER_CL45(sc, phy, MDIO_REG_BANK_AER_BLOCK,
3038                           MDIO_AER_BLOCK_AER_REG, aer_val);
3039
3040 }
3041
3042 /******************************************************************/
3043 /*                      Internal phy section                      */
3044 /******************************************************************/
3045
3046 static void elink_set_serdes_access(struct bnx2x_softc *sc, uint8_t port)
3047 {
3048         uint32_t emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
3049
3050         /* Set Clause 22 */
3051         REG_WR(sc, NIG_REG_SERDES0_CTRL_MD_ST + port * 0x10, 1);
3052         REG_WR(sc, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245f8000);
3053         DELAY(500);
3054         REG_WR(sc, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245d000f);
3055         DELAY(500);
3056         /* Set Clause 45 */
3057         REG_WR(sc, NIG_REG_SERDES0_CTRL_MD_ST + port * 0x10, 0);
3058 }
3059
3060 static void elink_serdes_deassert(struct bnx2x_softc *sc, uint8_t port)
3061 {
3062         uint32_t val;
3063
3064         PMD_DRV_LOG(DEBUG, sc, "elink_serdes_deassert");
3065
3066         val = ELINK_SERDES_RESET_BITS << (port * 16);
3067
3068         /* Reset and unreset the SerDes/XGXS */
3069         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
3070         DELAY(500);
3071         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
3072
3073         elink_set_serdes_access(sc, port);
3074
3075         REG_WR(sc, NIG_REG_SERDES0_CTRL_MD_DEVAD + port * 0x10,
3076                ELINK_DEFAULT_PHY_DEV_ADDR);
3077 }
3078
3079 static void elink_xgxs_specific_func(struct elink_phy *phy,
3080                                      struct elink_params *params,
3081                                      uint32_t action)
3082 {
3083         struct bnx2x_softc *sc = params->sc;
3084         switch (action) {
3085         case ELINK_PHY_INIT:
3086                 /* Set correct devad */
3087                 REG_WR(sc, NIG_REG_XGXS0_CTRL_MD_ST + params->port * 0x18, 0);
3088                 REG_WR(sc, NIG_REG_XGXS0_CTRL_MD_DEVAD + params->port * 0x18,
3089                        phy->def_md_devad);
3090                 break;
3091         }
3092 }
3093
3094 static void elink_xgxs_deassert(struct elink_params *params)
3095 {
3096         struct bnx2x_softc *sc = params->sc;
3097         uint8_t port;
3098         uint32_t val;
3099         PMD_DRV_LOG(DEBUG, sc, "elink_xgxs_deassert");
3100         port = params->port;
3101
3102         val = ELINK_XGXS_RESET_BITS << (port * 16);
3103
3104         /* Reset and unreset the SerDes/XGXS */
3105         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
3106         DELAY(500);
3107         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
3108         elink_xgxs_specific_func(&params->phy[ELINK_INT_PHY], params,
3109                                  ELINK_PHY_INIT);
3110 }
3111
3112 static void elink_calc_ieee_aneg_adv(struct elink_phy *phy,
3113                                      struct elink_params *params,
3114                                      uint16_t * ieee_fc)
3115 {
3116         *ieee_fc = MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX;
3117         /* Resolve pause mode and advertisement Please refer to Table
3118          * 28B-3 of the 802.3ab-1999 spec
3119          */
3120
3121         switch (phy->req_flow_ctrl) {
3122         case ELINK_FLOW_CTRL_AUTO:
3123                 switch (params->req_fc_auto_adv) {
3124                 case ELINK_FLOW_CTRL_BOTH:
3125                         *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
3126                         break;
3127                 case ELINK_FLOW_CTRL_RX:
3128                 case ELINK_FLOW_CTRL_TX:
3129                         *ieee_fc |=
3130                             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
3131                         break;
3132                 default:
3133                         break;
3134                 }
3135                 break;
3136         case ELINK_FLOW_CTRL_TX:
3137                 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
3138                 break;
3139
3140         case ELINK_FLOW_CTRL_RX:
3141         case ELINK_FLOW_CTRL_BOTH:
3142                 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
3143                 break;
3144
3145         case ELINK_FLOW_CTRL_NONE:
3146         default:
3147                 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE;
3148                 break;
3149         }
3150         PMD_DRV_LOG(DEBUG, params->sc, "ieee_fc = 0x%x", *ieee_fc);
3151 }
3152
3153 static void set_phy_vars(struct elink_params *params, struct elink_vars *vars)
3154 {
3155         uint8_t actual_phy_idx, phy_index, link_cfg_idx;
3156         uint8_t phy_config_swapped = params->multi_phy_config &
3157             PORT_HW_CFG_PHY_SWAPPED_ENABLED;
3158         for (phy_index = ELINK_INT_PHY; phy_index < params->num_phys;
3159              phy_index++) {
3160                 link_cfg_idx = ELINK_LINK_CONFIG_IDX(phy_index);
3161                 actual_phy_idx = phy_index;
3162                 if (phy_config_swapped) {
3163                         if (phy_index == ELINK_EXT_PHY1)
3164                                 actual_phy_idx = ELINK_EXT_PHY2;
3165                         else if (phy_index == ELINK_EXT_PHY2)
3166                                 actual_phy_idx = ELINK_EXT_PHY1;
3167                 }
3168                 params->phy[actual_phy_idx].req_flow_ctrl =
3169                     params->req_flow_ctrl[link_cfg_idx];
3170
3171                 params->phy[actual_phy_idx].req_line_speed =
3172                     params->req_line_speed[link_cfg_idx];
3173
3174                 params->phy[actual_phy_idx].speed_cap_mask =
3175                     params->speed_cap_mask[link_cfg_idx];
3176
3177                 params->phy[actual_phy_idx].req_duplex =
3178                     params->req_duplex[link_cfg_idx];
3179
3180                 if (params->req_line_speed[link_cfg_idx] ==
3181                     ELINK_SPEED_AUTO_NEG)
3182                         vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
3183
3184                 PMD_DRV_LOG(DEBUG, params->sc, "req_flow_ctrl %x, req_line_speed %x,"
3185                             " speed_cap_mask %x",
3186                             params->phy[actual_phy_idx].req_flow_ctrl,
3187                             params->phy[actual_phy_idx].req_line_speed,
3188                             params->phy[actual_phy_idx].speed_cap_mask);
3189         }
3190 }
3191
3192 static void elink_ext_phy_set_pause(struct elink_params *params,
3193                                     struct elink_phy *phy,
3194                                     struct elink_vars *vars)
3195 {
3196         uint16_t val;
3197         struct bnx2x_softc *sc = params->sc;
3198         /* Read modify write pause advertizing */
3199         elink_cl45_read(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, &val);
3200
3201         val &= ~MDIO_AN_REG_ADV_PAUSE_BOTH;
3202
3203         /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
3204         elink_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
3205         if ((vars->ieee_fc &
3206              MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
3207             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
3208                 val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
3209         }
3210         if ((vars->ieee_fc &
3211              MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
3212             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
3213                 val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
3214         }
3215         PMD_DRV_LOG(DEBUG, sc, "Ext phy AN advertize 0x%x", val);
3216         elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, val);
3217 }
3218
3219 static void elink_pause_resolve(struct elink_vars *vars, uint32_t pause_result)
3220 {                               /*  LD      LP   */
3221         switch (pause_result) { /* ASYM P ASYM P */
3222         case 0xb:               /*   1  0   1  1 */
3223                 vars->flow_ctrl = ELINK_FLOW_CTRL_TX;
3224                 break;
3225
3226         case 0xe:               /*   1  1   1  0 */
3227                 vars->flow_ctrl = ELINK_FLOW_CTRL_RX;
3228                 break;
3229
3230         case 0x5:               /*   0  1   0  1 */
3231         case 0x7:               /*   0  1   1  1 */
3232         case 0xd:               /*   1  1   0  1 */
3233         case 0xf:               /*   1  1   1  1 */
3234                 vars->flow_ctrl = ELINK_FLOW_CTRL_BOTH;
3235                 break;
3236
3237         default:
3238                 break;
3239         }
3240         if (pause_result & (1 << 0))
3241                 vars->link_status |= LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE;
3242         if (pause_result & (1 << 1))
3243                 vars->link_status |= LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE;
3244
3245 }
3246
3247 static void elink_ext_phy_update_adv_fc(struct elink_phy *phy,
3248                                         struct elink_params *params,
3249                                         struct elink_vars *vars)
3250 {
3251         uint16_t ld_pause;      /* local */
3252         uint16_t lp_pause;      /* link partner */
3253         uint16_t pause_result;
3254         struct bnx2x_softc *sc = params->sc;
3255         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X54618SE) {
3256                 elink_cl22_read(sc, phy, 0x4, &ld_pause);
3257                 elink_cl22_read(sc, phy, 0x5, &lp_pause);
3258         } else if (CHIP_IS_E3(sc) && ELINK_SINGLE_MEDIA_DIRECT(params)) {
3259                 uint8_t lane = elink_get_warpcore_lane(params);
3260                 uint16_t gp_status, gp_mask;
3261                 elink_cl45_read(sc, phy,
3262                                 MDIO_AN_DEVAD, MDIO_WC_REG_GP2_STATUS_GP_2_4,
3263                                 &gp_status);
3264                 gp_mask = (MDIO_WC_REG_GP2_STATUS_GP_2_4_CL73_AN_CMPL |
3265                            MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_LP_AN_CAP) <<
3266                     lane;
3267                 if ((gp_status & gp_mask) == gp_mask) {
3268                         elink_cl45_read(sc, phy, MDIO_AN_DEVAD,
3269                                         MDIO_AN_REG_ADV_PAUSE, &ld_pause);
3270                         elink_cl45_read(sc, phy, MDIO_AN_DEVAD,
3271                                         MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
3272                 } else {
3273                         elink_cl45_read(sc, phy, MDIO_AN_DEVAD,
3274                                         MDIO_AN_REG_CL37_FC_LD, &ld_pause);
3275                         elink_cl45_read(sc, phy, MDIO_AN_DEVAD,
3276                                         MDIO_AN_REG_CL37_FC_LP, &lp_pause);
3277                         ld_pause = ((ld_pause &
3278                                      MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
3279                                     << 3);
3280                         lp_pause = ((lp_pause &
3281                                      MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
3282                                     << 3);
3283                 }
3284         } else {
3285                 elink_cl45_read(sc, phy,
3286                                 MDIO_AN_DEVAD,
3287                                 MDIO_AN_REG_ADV_PAUSE, &ld_pause);
3288                 elink_cl45_read(sc, phy,
3289                                 MDIO_AN_DEVAD,
3290                                 MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
3291         }
3292         pause_result = (ld_pause & MDIO_AN_REG_ADV_PAUSE_MASK) >> 8;
3293         pause_result |= (lp_pause & MDIO_AN_REG_ADV_PAUSE_MASK) >> 10;
3294         PMD_DRV_LOG(DEBUG, sc, "Ext PHY pause result 0x%x", pause_result);
3295         elink_pause_resolve(vars, pause_result);
3296
3297 }
3298
3299 static uint8_t elink_ext_phy_resolve_fc(struct elink_phy *phy,
3300                                         struct elink_params *params,
3301                                         struct elink_vars *vars)
3302 {
3303         uint8_t ret = 0;
3304         vars->flow_ctrl = ELINK_FLOW_CTRL_NONE;
3305         if (phy->req_flow_ctrl != ELINK_FLOW_CTRL_AUTO) {
3306                 /* Update the advertised flow-controled of LD/LP in AN */
3307                 if (phy->req_line_speed == ELINK_SPEED_AUTO_NEG)
3308                         elink_ext_phy_update_adv_fc(phy, params, vars);
3309                 /* But set the flow-control result as the requested one */
3310                 vars->flow_ctrl = phy->req_flow_ctrl;
3311         } else if (phy->req_line_speed != ELINK_SPEED_AUTO_NEG)
3312                 vars->flow_ctrl = params->req_fc_auto_adv;
3313         else if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
3314                 ret = 1;
3315                 elink_ext_phy_update_adv_fc(phy, params, vars);
3316         }
3317         return ret;
3318 }
3319
3320 /******************************************************************/
3321 /*                      Warpcore section                          */
3322 /******************************************************************/
3323 /* The init_internal_warpcore should mirror the xgxs,
3324  * i.e. reset the lane (if needed), set aer for the
3325  * init configuration, and set/clear SGMII flag. Internal
3326  * phy init is done purely in phy_init stage.
3327  */
3328 #define WC_TX_DRIVER(post2, idriver, ipre) \
3329         ((post2 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) | \
3330          (idriver << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) | \
3331          (ipre << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET))
3332
3333 #define WC_TX_FIR(post, main, pre) \
3334         ((post << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) | \
3335          (main << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) | \
3336          (pre << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET))
3337
3338 static void elink_warpcore_enable_AN_KR2(struct elink_phy *phy,
3339                                          struct elink_params *params,
3340                                          struct elink_vars *vars)
3341 {
3342         struct bnx2x_softc *sc = params->sc;
3343         uint16_t i;
3344         static struct elink_reg_set reg_set[] = {
3345                 /* Step 1 - Program the TX/RX alignment markers */
3346                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL5, 0xa157},
3347                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL7, 0xcbe2},
3348                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL6, 0x7537},
3349                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL9, 0xa157},
3350                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_RX_CTRL11, 0xcbe2},
3351                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_RX_CTRL10, 0x7537},
3352                 /* Step 2 - Configure the NP registers */
3353                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_USERB0_CTRL, 0x000a},
3354                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_BAM_CTRL1, 0x6400},
3355                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_BAM_CTRL3, 0x0620},
3356                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_BAM_CODE_FIELD, 0x0157},
3357                 {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_OUI1, 0x6464},
3358                 {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_OUI2, 0x3150},
3359                 {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_OUI3, 0x3150},
3360                 {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_LD_BAM_CODE, 0x0157},
3361                 {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_LD_UD_CODE, 0x0620}
3362         };
3363         PMD_DRV_LOG(DEBUG, sc, "Enabling 20G-KR2");
3364
3365         elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3366                                  MDIO_WC_REG_CL49_USERB0_CTRL, (3 << 6));
3367
3368         for (i = 0; i < ARRAY_SIZE(reg_set); i++)
3369                 elink_cl45_write(sc, phy, reg_set[i].devad, reg_set[i].reg,
3370                                  reg_set[i].val);
3371
3372         /* Start KR2 work-around timer which handles BNX2X8073 link-parner */
3373         vars->link_attr_sync |= LINK_ATTR_SYNC_KR2_ENABLE;
3374         elink_update_link_attr(params, vars->link_attr_sync);
3375 }
3376
3377 static void elink_disable_kr2(struct elink_params *params,
3378                               struct elink_vars *vars, struct elink_phy *phy)
3379 {
3380         struct bnx2x_softc *sc = params->sc;
3381         uint32_t i;
3382         static struct elink_reg_set reg_set[] = {
3383                 /* Step 1 - Program the TX/RX alignment markers */
3384                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL5, 0x7690},
3385                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL7, 0xe647},
3386                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL6, 0xc4f0},
3387                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL9, 0x7690},
3388                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_RX_CTRL11, 0xe647},
3389                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_RX_CTRL10, 0xc4f0},
3390                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_USERB0_CTRL, 0x000c},
3391                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_BAM_CTRL1, 0x6000},
3392                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_BAM_CTRL3, 0x0000},
3393                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_BAM_CODE_FIELD, 0x0002},
3394                 {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_OUI1, 0x0000},
3395                 {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_OUI2, 0x0af7},
3396                 {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_OUI3, 0x0af7},
3397                 {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_LD_BAM_CODE, 0x0002},
3398                 {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_LD_UD_CODE, 0x0000}
3399         };
3400         PMD_DRV_LOG(DEBUG, sc, "Disabling 20G-KR2");
3401
3402         for (i = 0; i < ARRAY_SIZE(reg_set); i++)
3403                 elink_cl45_write(sc, phy, reg_set[i].devad, reg_set[i].reg,
3404                                  reg_set[i].val);
3405         vars->link_attr_sync &= ~LINK_ATTR_SYNC_KR2_ENABLE;
3406         elink_update_link_attr(params, vars->link_attr_sync);
3407
3408         vars->check_kr2_recovery_cnt = ELINK_CHECK_KR2_RECOVERY_CNT;
3409 }
3410
3411 static void elink_warpcore_set_lpi_passthrough(struct elink_phy *phy,
3412                                                struct elink_params *params)
3413 {
3414         struct bnx2x_softc *sc = params->sc;
3415
3416         PMD_DRV_LOG(DEBUG, sc, "Configure WC for LPI pass through");
3417         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3418                          MDIO_WC_REG_EEE_COMBO_CONTROL0, 0x7c);
3419         elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3420                                  MDIO_WC_REG_DIGITAL4_MISC5, 0xc000);
3421 }
3422
3423 static void elink_warpcore_restart_AN_KR(struct elink_phy *phy,
3424                                          struct elink_params *params)
3425 {
3426         /* Restart autoneg on the leading lane only */
3427         struct bnx2x_softc *sc = params->sc;
3428         uint16_t lane = elink_get_warpcore_lane(params);
3429         CL22_WR_OVER_CL45(sc, phy, MDIO_REG_BANK_AER_BLOCK,
3430                           MDIO_AER_BLOCK_AER_REG, lane);
3431         elink_cl45_write(sc, phy, MDIO_AN_DEVAD,
3432                          MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1200);
3433
3434         /* Restore AER */
3435         elink_set_aer_mmd(params, phy);
3436 }
3437
3438 static void elink_warpcore_enable_AN_KR(struct elink_phy *phy,
3439                                         struct elink_params *params,
3440                                         struct elink_vars *vars)
3441 {
3442         uint16_t lane, i, cl72_ctrl, an_adv = 0;
3443         struct bnx2x_softc *sc = params->sc;
3444         static struct elink_reg_set reg_set[] = {
3445                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x7},
3446                 {MDIO_PMA_DEVAD, MDIO_WC_REG_IEEE0BLK_AUTONEGNP, 0x0},
3447                 {MDIO_WC_DEVAD, MDIO_WC_REG_RX66_CONTROL, 0x7415},
3448                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_MISC2, 0x6190},
3449                 /* Disable Autoneg: re-enable it after adv is done. */
3450                 {MDIO_AN_DEVAD, MDIO_WC_REG_IEEE0BLK_MIICNTL, 0},
3451                 {MDIO_PMA_DEVAD, MDIO_WC_REG_PMD_KR_CONTROL, 0x2},
3452                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL72_USERB0_CL72_TX_FIR_TAP, 0},
3453         };
3454         PMD_DRV_LOG(DEBUG, sc, "Enable Auto Negotiation for KR");
3455         /* Set to default registers that may be overridden by 10G force */
3456         for (i = 0; i < ARRAY_SIZE(reg_set); i++)
3457                 elink_cl45_write(sc, phy, reg_set[i].devad, reg_set[i].reg,
3458                                  reg_set[i].val);
3459
3460         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
3461                         MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, &cl72_ctrl);
3462         cl72_ctrl &= 0x08ff;
3463         cl72_ctrl |= 0x3800;
3464         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3465                          MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, cl72_ctrl);
3466
3467         /* Check adding advertisement for 1G KX */
3468         if (((vars->line_speed == ELINK_SPEED_AUTO_NEG) &&
3469              (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
3470             (vars->line_speed == ELINK_SPEED_1000)) {
3471                 uint16_t addr = MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2;
3472                 an_adv |= (1 << 5);
3473
3474                 /* Enable CL37 1G Parallel Detect */
3475                 elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD, addr, 0x1);
3476                 PMD_DRV_LOG(DEBUG, sc, "Advertize 1G");
3477         }
3478         if (((vars->line_speed == ELINK_SPEED_AUTO_NEG) &&
3479              (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
3480             (vars->line_speed == ELINK_SPEED_10000)) {
3481                 /* Check adding advertisement for 10G KR */
3482                 an_adv |= (1 << 7);
3483                 /* Enable 10G Parallel Detect */
3484                 CL22_WR_OVER_CL45(sc, phy, MDIO_REG_BANK_AER_BLOCK,
3485                                   MDIO_AER_BLOCK_AER_REG, 0);
3486
3487                 elink_cl45_write(sc, phy, MDIO_AN_DEVAD,
3488                                  MDIO_WC_REG_PAR_DET_10G_CTRL, 1);
3489                 elink_set_aer_mmd(params, phy);
3490                 PMD_DRV_LOG(DEBUG, sc, "Advertize 10G");
3491         }
3492
3493         /* Set Transmit PMD settings */
3494         lane = elink_get_warpcore_lane(params);
3495         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3496                          MDIO_WC_REG_TX0_TX_DRIVER + 0x10 * lane,
3497                          WC_TX_DRIVER(0x02, 0x06, 0x09));
3498         /* Configure the next lane if dual mode */
3499         if (phy->flags & ELINK_FLAGS_WC_DUAL_MODE)
3500                 elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3501                                  MDIO_WC_REG_TX0_TX_DRIVER + 0x10 * (lane + 1),
3502                                  WC_TX_DRIVER(0x02, 0x06, 0x09));
3503         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3504                          MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL, 0x03f0);
3505         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3506                          MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL, 0x03f0);
3507
3508         /* Advertised speeds */
3509         elink_cl45_write(sc, phy, MDIO_AN_DEVAD,
3510                          MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, an_adv);
3511
3512         /* Advertised and set FEC (Forward Error Correction) */
3513         elink_cl45_write(sc, phy, MDIO_AN_DEVAD,
3514                          MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT2,
3515                          (MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_ABILITY |
3516                           MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_REQ));
3517
3518         /* Enable CL37 BAM */
3519         if (REG_RD(sc, params->shmem_base +
3520                    offsetof(struct shmem_region,
3521                             dev_info.port_hw_config[params->port].
3522                             default_cfg)) &
3523             PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
3524                 elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3525                                          MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL,
3526                                          1);
3527                 PMD_DRV_LOG(DEBUG, sc, "Enable CL37 BAM on KR");
3528         }
3529
3530         /* Advertise pause */
3531         elink_ext_phy_set_pause(params, phy, vars);
3532         vars->rx_tx_asic_rst = MAX_KR_LINK_RETRY;
3533         elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3534                                  MDIO_WC_REG_DIGITAL5_MISC7, 0x100);
3535
3536         /* Over 1G - AN local device user page 1 */
3537         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3538                          MDIO_WC_REG_DIGITAL3_UP1, 0x1f);
3539
3540         if (((phy->req_line_speed == ELINK_SPEED_AUTO_NEG) &&
3541              (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)) ||
3542             (phy->req_line_speed == ELINK_SPEED_20000)) {
3543
3544                 CL22_WR_OVER_CL45(sc, phy, MDIO_REG_BANK_AER_BLOCK,
3545                                   MDIO_AER_BLOCK_AER_REG, lane);
3546
3547                 elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3548                                          MDIO_WC_REG_RX1_PCI_CTRL +
3549                                          (0x10 * lane), (1 << 11));
3550
3551                 elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3552                                  MDIO_WC_REG_XGXS_X2_CONTROL3, 0x7);
3553                 elink_set_aer_mmd(params, phy);
3554
3555                 elink_warpcore_enable_AN_KR2(phy, params, vars);
3556         } else {
3557                 elink_disable_kr2(params, vars, phy);
3558         }
3559
3560         /* Enable Autoneg: only on the main lane */
3561         elink_warpcore_restart_AN_KR(phy, params);
3562 }
3563
3564 static void elink_warpcore_set_10G_KR(struct elink_phy *phy,
3565                                       struct elink_params *params)
3566 {
3567         struct bnx2x_softc *sc = params->sc;
3568         uint16_t val16, i, lane;
3569         static struct elink_reg_set reg_set[] = {
3570                 /* Disable Autoneg */
3571                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x7},
3572                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL,
3573                  0x3f00},
3574                 {MDIO_AN_DEVAD, MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, 0},
3575                 {MDIO_AN_DEVAD, MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0},
3576                 {MDIO_WC_DEVAD, MDIO_WC_REG_DIGITAL3_UP1, 0x1},
3577                 {MDIO_WC_DEVAD, MDIO_WC_REG_DIGITAL5_MISC7, 0xa},
3578                 /* Leave cl72 training enable, needed for KR */
3579                 {MDIO_PMA_DEVAD, MDIO_WC_REG_PMD_KR_CONTROL, 0x2}
3580         };
3581
3582         for (i = 0; i < ARRAY_SIZE(reg_set); i++)
3583                 elink_cl45_write(sc, phy, reg_set[i].devad, reg_set[i].reg,
3584                                  reg_set[i].val);
3585
3586         lane = elink_get_warpcore_lane(params);
3587         /* Global registers */
3588         CL22_WR_OVER_CL45(sc, phy, MDIO_REG_BANK_AER_BLOCK,
3589                           MDIO_AER_BLOCK_AER_REG, 0);
3590         /* Disable CL36 PCS Tx */
3591         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
3592                         MDIO_WC_REG_XGXSBLK1_LANECTRL0, &val16);
3593         val16 &= ~(0x0011 << lane);
3594         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3595                          MDIO_WC_REG_XGXSBLK1_LANECTRL0, val16);
3596
3597         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
3598                         MDIO_WC_REG_XGXSBLK1_LANECTRL1, &val16);
3599         val16 |= (0x0303 << (lane << 1));
3600         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3601                          MDIO_WC_REG_XGXSBLK1_LANECTRL1, val16);
3602         /* Restore AER */
3603         elink_set_aer_mmd(params, phy);
3604         /* Set speed via PMA/PMD register */
3605         elink_cl45_write(sc, phy, MDIO_PMA_DEVAD,
3606                          MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040);
3607
3608         elink_cl45_write(sc, phy, MDIO_PMA_DEVAD,
3609                          MDIO_WC_REG_IEEE0BLK_AUTONEGNP, 0xB);
3610
3611         /* Enable encoded forced speed */
3612         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3613                          MDIO_WC_REG_SERDESDIGITAL_MISC2, 0x30);
3614
3615         /* Turn TX scramble payload only the 64/66 scrambler */
3616         elink_cl45_write(sc, phy, MDIO_WC_DEVAD, MDIO_WC_REG_TX66_CONTROL, 0x9);
3617
3618         /* Turn RX scramble payload only the 64/66 scrambler */
3619         elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3620                                  MDIO_WC_REG_RX66_CONTROL, 0xF9);
3621
3622         /* Set and clear loopback to cause a reset to 64/66 decoder */
3623         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3624                          MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x4000);
3625         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3626                          MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0);
3627
3628 }
3629
3630 static void elink_warpcore_set_10G_XFI(struct elink_phy *phy,
3631                                        struct elink_params *params,
3632                                        uint8_t is_xfi)
3633 {
3634         struct bnx2x_softc *sc = params->sc;
3635         uint16_t misc1_val, tap_val, tx_driver_val, lane, val;
3636         uint32_t cfg_tap_val, tx_drv_brdct, tx_equal;
3637
3638         /* Hold rxSeqStart */
3639         elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3640                                  MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, 0x8000);
3641
3642         /* Hold tx_fifo_reset */
3643         elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3644                                  MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, 0x1);
3645
3646         /* Disable CL73 AN */
3647         elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0);
3648
3649         /* Disable 100FX Enable and Auto-Detect */
3650         elink_cl45_read_and_write(sc, phy, MDIO_WC_DEVAD,
3651                                   MDIO_WC_REG_FX100_CTRL1, 0xFFFA);
3652
3653         /* Disable 100FX Idle detect */
3654         elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3655                                  MDIO_WC_REG_FX100_CTRL3, 0x0080);
3656
3657         /* Set Block address to Remote PHY & Clear forced_speed[5] */
3658         elink_cl45_read_and_write(sc, phy, MDIO_WC_DEVAD,
3659                                   MDIO_WC_REG_DIGITAL4_MISC3, 0xFF7F);
3660
3661         /* Turn off auto-detect & fiber mode */
3662         elink_cl45_read_and_write(sc, phy, MDIO_WC_DEVAD,
3663                                   MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
3664                                   0xFFEE);
3665
3666         /* Set filter_force_link, disable_false_link and parallel_detect */
3667         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
3668                         MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &val);
3669         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3670                          MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
3671                          ((val | 0x0006) & 0xFFFE));
3672
3673         /* Set XFI / SFI */
3674         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
3675                         MDIO_WC_REG_SERDESDIGITAL_MISC1, &misc1_val);
3676
3677         misc1_val &= ~(0x1f);
3678
3679         if (is_xfi) {
3680                 misc1_val |= 0x5;
3681                 tap_val = WC_TX_FIR(0x08, 0x37, 0x00);
3682                 tx_driver_val = WC_TX_DRIVER(0x00, 0x02, 0x03);
3683         } else {
3684                 cfg_tap_val = REG_RD(sc, params->shmem_base +
3685                                      offsetof(struct shmem_region,
3686                                               dev_info.port_hw_config[params->
3687                                                                       port].sfi_tap_values));
3688
3689                 tx_equal = cfg_tap_val & PORT_HW_CFG_TX_EQUALIZATION_MASK;
3690
3691                 tx_drv_brdct = (cfg_tap_val &
3692                                 PORT_HW_CFG_TX_DRV_BROADCAST_MASK) >>
3693                     PORT_HW_CFG_TX_DRV_BROADCAST_SHIFT;
3694
3695                 misc1_val |= 0x9;
3696
3697                 /* TAP values are controlled by nvram, if value there isn't 0 */
3698                 if (tx_equal)
3699                         tap_val = (uint16_t) tx_equal;
3700                 else
3701                         tap_val = WC_TX_FIR(0x0f, 0x2b, 0x02);
3702
3703                 if (tx_drv_brdct)
3704                         tx_driver_val =
3705                             WC_TX_DRIVER(0x03, (uint16_t) tx_drv_brdct, 0x06);
3706                 else
3707                         tx_driver_val = WC_TX_DRIVER(0x03, 0x02, 0x06);
3708         }
3709         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3710                          MDIO_WC_REG_SERDESDIGITAL_MISC1, misc1_val);
3711
3712         /* Set Transmit PMD settings */
3713         lane = elink_get_warpcore_lane(params);
3714         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3715                          MDIO_WC_REG_TX_FIR_TAP,
3716                          tap_val | MDIO_WC_REG_TX_FIR_TAP_ENABLE);
3717         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3718                          MDIO_WC_REG_TX0_TX_DRIVER + 0x10 * lane,
3719                          tx_driver_val);
3720
3721         /* Enable fiber mode, enable and invert sig_det */
3722         elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3723                                  MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, 0xd);
3724
3725         /* Set Block address to Remote PHY & Set forced_speed[5], 40bit mode */
3726         elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3727                                  MDIO_WC_REG_DIGITAL4_MISC3, 0x8080);
3728
3729         elink_warpcore_set_lpi_passthrough(phy, params);
3730
3731         /* 10G XFI Full Duplex */
3732         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3733                          MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x100);
3734
3735         /* Release tx_fifo_reset */
3736         elink_cl45_read_and_write(sc, phy, MDIO_WC_DEVAD,
3737                                   MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3,
3738                                   0xFFFE);
3739         /* Release rxSeqStart */
3740         elink_cl45_read_and_write(sc, phy, MDIO_WC_DEVAD,
3741                                   MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, 0x7FFF);
3742 }
3743
3744 static void elink_warpcore_set_20G_force_KR2(struct elink_phy *phy,
3745                                              struct elink_params *params)
3746 {
3747         uint16_t val;
3748         struct bnx2x_softc *sc = params->sc;
3749         /* Set global registers, so set AER lane to 0 */
3750         CL22_WR_OVER_CL45(sc, phy, MDIO_REG_BANK_AER_BLOCK,
3751                           MDIO_AER_BLOCK_AER_REG, 0);
3752
3753         /* Disable sequencer */
3754         elink_cl45_read_and_write(sc, phy, MDIO_WC_DEVAD,
3755                                   MDIO_WC_REG_XGXSBLK0_XGXSCONTROL, ~(1 << 13));
3756
3757         elink_set_aer_mmd(params, phy);
3758
3759         elink_cl45_read_and_write(sc, phy, MDIO_PMA_DEVAD,
3760                                   MDIO_WC_REG_PMD_KR_CONTROL, ~(1 << 1));
3761         elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0);
3762         /* Turn off CL73 */
3763         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
3764                         MDIO_WC_REG_CL73_USERB0_CTRL, &val);
3765         val &= ~(1 << 5);
3766         val |= (1 << 6);
3767         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3768                          MDIO_WC_REG_CL73_USERB0_CTRL, val);
3769
3770         /* Set 20G KR2 force speed */
3771         elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3772                                  MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x1f);
3773
3774         elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3775                                  MDIO_WC_REG_DIGITAL4_MISC3, (1 << 7));
3776
3777         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
3778                         MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, &val);
3779         val &= ~(3 << 14);
3780         val |= (1 << 15);
3781         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3782                          MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, val);
3783         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3784                          MDIO_WC_REG_CL72_USERB0_CL72_TX_FIR_TAP, 0x835A);
3785
3786         /* Enable sequencer (over lane 0) */
3787         CL22_WR_OVER_CL45(sc, phy, MDIO_REG_BANK_AER_BLOCK,
3788                           MDIO_AER_BLOCK_AER_REG, 0);
3789
3790         elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3791                                  MDIO_WC_REG_XGXSBLK0_XGXSCONTROL, (1 << 13));
3792
3793         elink_set_aer_mmd(params, phy);
3794 }
3795
3796 static void elink_warpcore_set_20G_DXGXS(struct bnx2x_softc *sc,
3797                                          struct elink_phy *phy, uint16_t lane)
3798 {
3799         /* Rx0 anaRxControl1G */
3800         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3801                          MDIO_WC_REG_RX0_ANARXCONTROL1G, 0x90);
3802
3803         /* Rx2 anaRxControl1G */
3804         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3805                          MDIO_WC_REG_RX2_ANARXCONTROL1G, 0x90);
3806
3807         elink_cl45_write(sc, phy, MDIO_WC_DEVAD, MDIO_WC_REG_RX66_SCW0, 0xE070);
3808
3809         elink_cl45_write(sc, phy, MDIO_WC_DEVAD, MDIO_WC_REG_RX66_SCW1, 0xC0D0);
3810
3811         elink_cl45_write(sc, phy, MDIO_WC_DEVAD, MDIO_WC_REG_RX66_SCW2, 0xA0B0);
3812
3813         elink_cl45_write(sc, phy, MDIO_WC_DEVAD, MDIO_WC_REG_RX66_SCW3, 0x8090);
3814
3815         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3816                          MDIO_WC_REG_RX66_SCW0_MASK, 0xF0F0);
3817
3818         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3819                          MDIO_WC_REG_RX66_SCW1_MASK, 0xF0F0);
3820
3821         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3822                          MDIO_WC_REG_RX66_SCW2_MASK, 0xF0F0);
3823
3824         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3825                          MDIO_WC_REG_RX66_SCW3_MASK, 0xF0F0);
3826
3827         /* Serdes Digital Misc1 */
3828         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3829                          MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6008);
3830
3831         /* Serdes Digital4 Misc3 */
3832         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3833                          MDIO_WC_REG_DIGITAL4_MISC3, 0x8088);
3834
3835         /* Set Transmit PMD settings */
3836         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3837                          MDIO_WC_REG_TX_FIR_TAP,
3838                          (WC_TX_FIR(0x12, 0x2d, 0x00) |
3839                           MDIO_WC_REG_TX_FIR_TAP_ENABLE));
3840         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3841                          MDIO_WC_REG_TX0_TX_DRIVER + 0x10 * lane,
3842                          WC_TX_DRIVER(0x02, 0x02, 0x02));
3843 }
3844
3845 static void elink_warpcore_set_sgmii_speed(struct elink_phy *phy,
3846                                            struct elink_params *params,
3847                                            uint8_t fiber_mode,
3848                                            uint8_t always_autoneg)
3849 {
3850         struct bnx2x_softc *sc = params->sc;
3851         uint16_t val16, digctrl_kx1, digctrl_kx2;
3852
3853         /* Clear XFI clock comp in non-10G single lane mode. */
3854         elink_cl45_read_and_write(sc, phy, MDIO_WC_DEVAD,
3855                                   MDIO_WC_REG_RX66_CONTROL, ~(3 << 13));
3856
3857         elink_warpcore_set_lpi_passthrough(phy, params);
3858
3859         if (always_autoneg || phy->req_line_speed == ELINK_SPEED_AUTO_NEG) {
3860                 /* SGMII Autoneg */
3861                 elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3862                                          MDIO_WC_REG_COMBO_IEEE0_MIICTRL,
3863                                          0x1000);
3864                 PMD_DRV_LOG(DEBUG, sc, "set SGMII AUTONEG");
3865         } else {
3866                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
3867                                 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
3868                 val16 &= 0xcebf;
3869                 switch (phy->req_line_speed) {
3870                 case ELINK_SPEED_10:
3871                         break;
3872                 case ELINK_SPEED_100:
3873                         val16 |= 0x2000;
3874                         break;
3875                 case ELINK_SPEED_1000:
3876                         val16 |= 0x0040;
3877                         break;
3878                 default:
3879                         PMD_DRV_LOG(DEBUG, sc,
3880                                     "Speed not supported: 0x%x",
3881                                     phy->req_line_speed);
3882                         return;
3883                 }
3884
3885                 if (phy->req_duplex == DUPLEX_FULL)
3886                         val16 |= 0x0100;
3887
3888                 elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3889                                  MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16);
3890
3891                 PMD_DRV_LOG(DEBUG, sc, "set SGMII force speed %d",
3892                             phy->req_line_speed);
3893                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
3894                                 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
3895                 PMD_DRV_LOG(DEBUG, sc, "  (readback) %x", val16);
3896         }
3897
3898         /* SGMII Slave mode and disable signal detect */
3899         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
3900                         MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &digctrl_kx1);
3901         if (fiber_mode)
3902                 digctrl_kx1 = 1;
3903         else
3904                 digctrl_kx1 &= 0xff4a;
3905
3906         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3907                          MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, digctrl_kx1);
3908
3909         /* Turn off parallel detect */
3910         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
3911                         MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &digctrl_kx2);
3912         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3913                          MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
3914                          (digctrl_kx2 & ~(1 << 2)));
3915
3916         /* Re-enable parallel detect */
3917         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3918                          MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
3919                          (digctrl_kx2 | (1 << 2)));
3920
3921         /* Enable autodet */
3922         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3923                          MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
3924                          (digctrl_kx1 | 0x10));
3925 }
3926
3927 static void elink_warpcore_reset_lane(struct bnx2x_softc *sc,
3928                                       struct elink_phy *phy, uint8_t reset)
3929 {
3930         uint16_t val;
3931         /* Take lane out of reset after configuration is finished */
3932         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
3933                         MDIO_WC_REG_DIGITAL5_MISC6, &val);
3934         if (reset)
3935                 val |= 0xC000;
3936         else
3937                 val &= 0x3FFF;
3938         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3939                          MDIO_WC_REG_DIGITAL5_MISC6, val);
3940         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
3941                         MDIO_WC_REG_DIGITAL5_MISC6, &val);
3942 }
3943
3944 /* Clear SFI/XFI link settings registers */
3945 static void elink_warpcore_clear_regs(struct elink_phy *phy,
3946                                       struct elink_params *params,
3947                                       uint16_t lane)
3948 {
3949         struct bnx2x_softc *sc = params->sc;
3950         uint16_t i;
3951         static struct elink_reg_set wc_regs[] = {
3952                 {MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0},
3953                 {MDIO_WC_DEVAD, MDIO_WC_REG_FX100_CTRL1, 0x014a},
3954                 {MDIO_WC_DEVAD, MDIO_WC_REG_FX100_CTRL3, 0x0800},
3955                 {MDIO_WC_DEVAD, MDIO_WC_REG_DIGITAL4_MISC3, 0x8008},
3956                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
3957                  0x0195},
3958                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
3959                  0x0007},
3960                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3,
3961                  0x0002},
3962                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6000},
3963                 {MDIO_WC_DEVAD, MDIO_WC_REG_TX_FIR_TAP, 0x0000},
3964                 {MDIO_WC_DEVAD, MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040},
3965                 {MDIO_WC_DEVAD, MDIO_WC_REG_COMBO_IEEE0_MIICTRL, 0x0140}
3966         };
3967         /* Set XFI clock comp as default. */
3968         elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
3969                                  MDIO_WC_REG_RX66_CONTROL, (3 << 13));
3970
3971         for (i = 0; i < ARRAY_SIZE(wc_regs); i++)
3972                 elink_cl45_write(sc, phy, wc_regs[i].devad, wc_regs[i].reg,
3973                                  wc_regs[i].val);
3974
3975         lane = elink_get_warpcore_lane(params);
3976         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
3977                          MDIO_WC_REG_TX0_TX_DRIVER + 0x10 * lane, 0x0990);
3978
3979 }
3980
3981 static elink_status_t elink_get_mod_abs_int_cfg(struct bnx2x_softc *sc,
3982                                                 uint32_t shmem_base,
3983                                                 uint8_t port,
3984                                                 uint8_t * gpio_num,
3985                                                 uint8_t * gpio_port)
3986 {
3987         uint32_t cfg_pin;
3988         *gpio_num = 0;
3989         *gpio_port = 0;
3990         if (CHIP_IS_E3(sc)) {
3991                 cfg_pin = (REG_RD(sc, shmem_base +
3992                                   offsetof(struct shmem_region,
3993                                            dev_info.port_hw_config[port].
3994                                            e3_sfp_ctrl)) &
3995                            PORT_HW_CFG_E3_MOD_ABS_MASK) >>
3996                     PORT_HW_CFG_E3_MOD_ABS_SHIFT;
3997
3998                 /* Should not happen. This function called upon interrupt
3999                  * triggered by GPIO ( since EPIO can only generate interrupts
4000                  * to MCP).
4001                  * So if this function was called and none of the GPIOs was set,
4002                  * it means the shit hit the fan.
4003                  */
4004                 if ((cfg_pin < PIN_CFG_GPIO0_P0) ||
4005                     (cfg_pin > PIN_CFG_GPIO3_P1)) {
4006                         PMD_DRV_LOG(DEBUG, sc,
4007                                     "No cfg pin %x for module detect indication",
4008                                     cfg_pin);
4009                         return ELINK_STATUS_ERROR;
4010                 }
4011
4012                 *gpio_num = (cfg_pin - PIN_CFG_GPIO0_P0) & 0x3;
4013                 *gpio_port = (cfg_pin - PIN_CFG_GPIO0_P0) >> 2;
4014         } else {
4015                 *gpio_num = MISC_REGISTERS_GPIO_3;
4016                 *gpio_port = port;
4017         }
4018
4019         return ELINK_STATUS_OK;
4020 }
4021
4022 static int elink_is_sfp_module_plugged(struct elink_params *params)
4023 {
4024         struct bnx2x_softc *sc = params->sc;
4025         uint8_t gpio_num, gpio_port;
4026         uint32_t gpio_val;
4027         if (elink_get_mod_abs_int_cfg(sc,
4028                                       params->shmem_base, params->port,
4029                                       &gpio_num, &gpio_port) != ELINK_STATUS_OK)
4030                 return 0;
4031         gpio_val = elink_cb_gpio_read(sc, gpio_num, gpio_port);
4032
4033         /* Call the handling function in case module is detected */
4034         if (gpio_val == 0)
4035                 return 1;
4036         else
4037                 return 0;
4038 }
4039
4040 static int elink_warpcore_get_sigdet(struct elink_phy *phy,
4041                                      struct elink_params *params)
4042 {
4043         uint16_t gp2_status_reg0, lane;
4044         struct bnx2x_softc *sc = params->sc;
4045
4046         lane = elink_get_warpcore_lane(params);
4047
4048         elink_cl45_read(sc, phy, MDIO_WC_DEVAD, MDIO_WC_REG_GP2_STATUS_GP_2_0,
4049                         &gp2_status_reg0);
4050
4051         return (gp2_status_reg0 >> (8 + lane)) & 0x1;
4052 }
4053
4054 static void elink_warpcore_config_runtime(struct elink_phy *phy,
4055                                           struct elink_params *params,
4056                                           struct elink_vars *vars)
4057 {
4058         struct bnx2x_softc *sc = params->sc;
4059         uint32_t serdes_net_if;
4060         uint16_t gp_status1 = 0, lnkup = 0, lnkup_kr = 0;
4061
4062         vars->turn_to_run_wc_rt = vars->turn_to_run_wc_rt ? 0 : 1;
4063
4064         if (!vars->turn_to_run_wc_rt)
4065                 return;
4066
4067         if (vars->rx_tx_asic_rst) {
4068                 uint16_t lane = elink_get_warpcore_lane(params);
4069                 serdes_net_if = (REG_RD(sc, params->shmem_base +
4070                                         offsetof(struct shmem_region,
4071                                                  dev_info.port_hw_config
4072                                                  [params->port].
4073                                                  default_cfg)) &
4074                                  PORT_HW_CFG_NET_SERDES_IF_MASK);
4075
4076                 switch (serdes_net_if) {
4077                 case PORT_HW_CFG_NET_SERDES_IF_KR:
4078                         /* Do we get link yet? */
4079                         elink_cl45_read(sc, phy, MDIO_WC_DEVAD, 0x81d1,
4080                                         &gp_status1);
4081                         lnkup = (gp_status1 >> (8 + lane)) & 0x1;       /* 1G */
4082                         /*10G KR */
4083                         lnkup_kr = (gp_status1 >> (12 + lane)) & 0x1;
4084
4085                         if (lnkup_kr || lnkup) {
4086                                 vars->rx_tx_asic_rst = 0;
4087                         } else {
4088                                 /* Reset the lane to see if link comes up. */
4089                                 elink_warpcore_reset_lane(sc, phy, 1);
4090                                 elink_warpcore_reset_lane(sc, phy, 0);
4091
4092                                 /* Restart Autoneg */
4093                                 elink_cl45_write(sc, phy, MDIO_AN_DEVAD,
4094                                                  MDIO_WC_REG_IEEE0BLK_MIICNTL,
4095                                                  0x1200);
4096
4097                                 vars->rx_tx_asic_rst--;
4098                                 PMD_DRV_LOG(DEBUG, sc, "0x%x retry left",
4099                                             vars->rx_tx_asic_rst);
4100                         }
4101                         break;
4102
4103                 default:
4104                         break;
4105                 }
4106
4107         }
4108         /*params->rx_tx_asic_rst */
4109 }
4110
4111 static void elink_warpcore_config_sfi(struct elink_phy *phy,
4112                                       struct elink_params *params)
4113 {
4114         uint16_t lane = elink_get_warpcore_lane(params);
4115
4116         elink_warpcore_clear_regs(phy, params, lane);
4117         if ((params->req_line_speed[ELINK_LINK_CONFIG_IDX(ELINK_INT_PHY)] ==
4118              ELINK_SPEED_10000) &&
4119             (phy->media_type != ELINK_ETH_PHY_SFP_1G_FIBER)) {
4120                 PMD_DRV_LOG(DEBUG, params->sc, "Setting 10G SFI");
4121                 elink_warpcore_set_10G_XFI(phy, params, 0);
4122         } else {
4123                 PMD_DRV_LOG(DEBUG, params->sc, "Setting 1G Fiber");
4124                 elink_warpcore_set_sgmii_speed(phy, params, 1, 0);
4125         }
4126 }
4127
4128 static void elink_sfp_e3_set_transmitter(struct elink_params *params,
4129                                          struct elink_phy *phy, uint8_t tx_en)
4130 {
4131         struct bnx2x_softc *sc = params->sc;
4132         uint32_t cfg_pin;
4133         uint8_t port = params->port;
4134
4135         cfg_pin = REG_RD(sc, params->shmem_base +
4136                          offsetof(struct shmem_region,
4137                                   dev_info.port_hw_config[port].e3_sfp_ctrl)) &
4138             PORT_HW_CFG_E3_TX_LASER_MASK;
4139         /* Set the !tx_en since this pin is DISABLE_TX_LASER */
4140         PMD_DRV_LOG(DEBUG, sc, "Setting WC TX to %d", tx_en);
4141
4142         /* For 20G, the expected pin to be used is 3 pins after the current */
4143         elink_set_cfg_pin(sc, cfg_pin, tx_en ^ 1);
4144         if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)
4145                 elink_set_cfg_pin(sc, cfg_pin + 3, tx_en ^ 1);
4146 }
4147
4148 static uint8_t elink_warpcore_config_init(struct elink_phy *phy,
4149                                           struct elink_params *params,
4150                                           struct elink_vars *vars)
4151 {
4152         struct bnx2x_softc *sc = params->sc;
4153         uint32_t serdes_net_if;
4154         uint8_t fiber_mode;
4155         uint16_t lane = elink_get_warpcore_lane(params);
4156         serdes_net_if = (REG_RD(sc, params->shmem_base +
4157                                 offsetof(struct shmem_region,
4158                                          dev_info.port_hw_config[params->port].
4159                                          default_cfg)) &
4160                          PORT_HW_CFG_NET_SERDES_IF_MASK);
4161         PMD_DRV_LOG(DEBUG, sc,
4162                     "Begin Warpcore init, link_speed %d, "
4163                     "serdes_net_if = 0x%x", vars->line_speed, serdes_net_if);
4164         elink_set_aer_mmd(params, phy);
4165         elink_warpcore_reset_lane(sc, phy, 1);
4166         vars->phy_flags |= PHY_XGXS_FLAG;
4167         if ((serdes_net_if == PORT_HW_CFG_NET_SERDES_IF_SGMII) ||
4168             (phy->req_line_speed &&
4169              ((phy->req_line_speed == ELINK_SPEED_100) ||
4170               (phy->req_line_speed == ELINK_SPEED_10)))) {
4171                 vars->phy_flags |= PHY_SGMII_FLAG;
4172                 PMD_DRV_LOG(DEBUG, sc, "Setting SGMII mode");
4173                 elink_warpcore_clear_regs(phy, params, lane);
4174                 elink_warpcore_set_sgmii_speed(phy, params, 0, 1);
4175         } else {
4176                 switch (serdes_net_if) {
4177                 case PORT_HW_CFG_NET_SERDES_IF_KR:
4178                         /* Enable KR Auto Neg */
4179                         if (params->loopback_mode != ELINK_LOOPBACK_EXT)
4180                                 elink_warpcore_enable_AN_KR(phy, params, vars);
4181                         else {
4182                                 PMD_DRV_LOG(DEBUG, sc, "Setting KR 10G-Force");
4183                                 elink_warpcore_set_10G_KR(phy, params);
4184                         }
4185                         break;
4186
4187                 case PORT_HW_CFG_NET_SERDES_IF_XFI:
4188                         elink_warpcore_clear_regs(phy, params, lane);
4189                         if (vars->line_speed == ELINK_SPEED_10000) {
4190                                 PMD_DRV_LOG(DEBUG, sc, "Setting 10G XFI");
4191                                 elink_warpcore_set_10G_XFI(phy, params, 1);
4192                         } else {
4193                                 if (ELINK_SINGLE_MEDIA_DIRECT(params)) {
4194                                         PMD_DRV_LOG(DEBUG, sc, "1G Fiber");
4195                                         fiber_mode = 1;
4196                                 } else {
4197                                         PMD_DRV_LOG(DEBUG, sc, "10/100/1G SGMII");
4198                                         fiber_mode = 0;
4199                                 }
4200                                 elink_warpcore_set_sgmii_speed(phy,
4201                                                                params,
4202                                                                fiber_mode, 0);
4203                         }
4204
4205                         break;
4206
4207                 case PORT_HW_CFG_NET_SERDES_IF_SFI:
4208                         /* Issue Module detection if module is plugged, or
4209                          * enabled transmitter to avoid current leakage in case
4210                          * no module is connected
4211                          */
4212                         if ((params->loopback_mode == ELINK_LOOPBACK_NONE) ||
4213                             (params->loopback_mode == ELINK_LOOPBACK_EXT)) {
4214                                 if (elink_is_sfp_module_plugged(params))
4215                                         elink_sfp_module_detection(phy, params);
4216                                 else
4217                                         elink_sfp_e3_set_transmitter(params,
4218                                                                      phy, 1);
4219                         }
4220
4221                         elink_warpcore_config_sfi(phy, params);
4222                         break;
4223
4224                 case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
4225                         if (vars->line_speed != ELINK_SPEED_20000) {
4226                                 PMD_DRV_LOG(DEBUG, sc, "Speed not supported yet");
4227                                 return 0;
4228                         }
4229                         PMD_DRV_LOG(DEBUG, sc, "Setting 20G DXGXS");
4230                         elink_warpcore_set_20G_DXGXS(sc, phy, lane);
4231                         /* Issue Module detection */
4232
4233                         elink_sfp_module_detection(phy, params);
4234                         break;
4235                 case PORT_HW_CFG_NET_SERDES_IF_KR2:
4236                         if (!params->loopback_mode) {
4237                                 elink_warpcore_enable_AN_KR(phy, params, vars);
4238                         } else {
4239                                 PMD_DRV_LOG(DEBUG, sc, "Setting KR 20G-Force");
4240                                 elink_warpcore_set_20G_force_KR2(phy, params);
4241                         }
4242                         break;
4243                 default:
4244                         PMD_DRV_LOG(DEBUG, sc,
4245                                     "Unsupported Serdes Net Interface 0x%x",
4246                                     serdes_net_if);
4247                         return 0;
4248                 }
4249         }
4250
4251         /* Take lane out of reset after configuration is finished */
4252         elink_warpcore_reset_lane(sc, phy, 0);
4253         PMD_DRV_LOG(DEBUG, sc, "Exit config init");
4254
4255         return 0;
4256 }
4257
4258 static void elink_warpcore_link_reset(struct elink_phy *phy,
4259                                       struct elink_params *params)
4260 {
4261         struct bnx2x_softc *sc = params->sc;
4262         uint16_t val16, lane;
4263         elink_sfp_e3_set_transmitter(params, phy, 0);
4264         elink_set_mdio_emac_per_phy(sc, params);
4265         elink_set_aer_mmd(params, phy);
4266         /* Global register */
4267         elink_warpcore_reset_lane(sc, phy, 1);
4268
4269         /* Clear loopback settings (if any) */
4270         /* 10G & 20G */
4271         elink_cl45_read_and_write(sc, phy, MDIO_WC_DEVAD,
4272                                   MDIO_WC_REG_COMBO_IEEE0_MIICTRL, 0xBFFF);
4273
4274         elink_cl45_read_and_write(sc, phy, MDIO_WC_DEVAD,
4275                                   MDIO_WC_REG_IEEE0BLK_MIICNTL, 0xfffe);
4276
4277         /* Update those 1-copy registers */
4278         CL22_WR_OVER_CL45(sc, phy, MDIO_REG_BANK_AER_BLOCK,
4279                           MDIO_AER_BLOCK_AER_REG, 0);
4280         /* Enable 1G MDIO (1-copy) */
4281         elink_cl45_read_and_write(sc, phy, MDIO_WC_DEVAD,
4282                                   MDIO_WC_REG_XGXSBLK0_XGXSCONTROL, ~0x10);
4283
4284         elink_cl45_read_and_write(sc, phy, MDIO_WC_DEVAD,
4285                                   MDIO_WC_REG_XGXSBLK1_LANECTRL2, 0xff00);
4286         lane = elink_get_warpcore_lane(params);
4287         /* Disable CL36 PCS Tx */
4288         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
4289                         MDIO_WC_REG_XGXSBLK1_LANECTRL0, &val16);
4290         val16 |= (0x11 << lane);
4291         if (phy->flags & ELINK_FLAGS_WC_DUAL_MODE)
4292                 val16 |= (0x22 << lane);
4293         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
4294                          MDIO_WC_REG_XGXSBLK1_LANECTRL0, val16);
4295
4296         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
4297                         MDIO_WC_REG_XGXSBLK1_LANECTRL1, &val16);
4298         val16 &= ~(0x0303 << (lane << 1));
4299         val16 |= (0x0101 << (lane << 1));
4300         if (phy->flags & ELINK_FLAGS_WC_DUAL_MODE) {
4301                 val16 &= ~(0x0c0c << (lane << 1));
4302                 val16 |= (0x0404 << (lane << 1));
4303         }
4304
4305         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
4306                          MDIO_WC_REG_XGXSBLK1_LANECTRL1, val16);
4307         /* Restore AER */
4308         elink_set_aer_mmd(params, phy);
4309
4310 }
4311
4312 static void elink_set_warpcore_loopback(struct elink_phy *phy,
4313                                         struct elink_params *params)
4314 {
4315         struct bnx2x_softc *sc = params->sc;
4316         uint16_t val16;
4317         uint32_t lane;
4318         PMD_DRV_LOG(DEBUG, sc, "Setting Warpcore loopback type %x, speed %d",
4319                     params->loopback_mode, phy->req_line_speed);
4320
4321         if (phy->req_line_speed < ELINK_SPEED_10000 ||
4322             phy->supported & ELINK_SUPPORTED_20000baseKR2_Full) {
4323                 /* 10/100/1000/20G-KR2 */
4324
4325                 /* Update those 1-copy registers */
4326                 CL22_WR_OVER_CL45(sc, phy, MDIO_REG_BANK_AER_BLOCK,
4327                                   MDIO_AER_BLOCK_AER_REG, 0);
4328                 /* Enable 1G MDIO (1-copy) */
4329                 elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
4330                                          MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
4331                                          0x10);
4332                 /* Set 1G loopback based on lane (1-copy) */
4333                 lane = elink_get_warpcore_lane(params);
4334                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
4335                                 MDIO_WC_REG_XGXSBLK1_LANECTRL2, &val16);
4336                 val16 |= (1 << lane);
4337                 if (phy->flags & ELINK_FLAGS_WC_DUAL_MODE)
4338                         val16 |= (2 << lane);
4339                 elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
4340                                  MDIO_WC_REG_XGXSBLK1_LANECTRL2, val16);
4341
4342                 /* Switch back to 4-copy registers */
4343                 elink_set_aer_mmd(params, phy);
4344         } else {
4345                 /* 10G / 20G-DXGXS */
4346                 elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
4347                                          MDIO_WC_REG_COMBO_IEEE0_MIICTRL,
4348                                          0x4000);
4349                 elink_cl45_read_or_write(sc, phy, MDIO_WC_DEVAD,
4350                                          MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1);
4351         }
4352 }
4353
4354 static void elink_sync_link(struct elink_params *params,
4355                             struct elink_vars *vars)
4356 {
4357         struct bnx2x_softc *sc = params->sc;
4358         uint8_t link_10g_plus;
4359         if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
4360                 vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
4361         vars->link_up = (vars->link_status & LINK_STATUS_LINK_UP);
4362         if (vars->link_up) {
4363                 PMD_DRV_LOG(DEBUG, sc, "phy link up");
4364
4365                 vars->phy_link_up = 1;
4366                 vars->duplex = DUPLEX_FULL;
4367                 switch (vars->link_status & LINK_STATUS_SPEED_AND_DUPLEX_MASK) {
4368                 case ELINK_LINK_10THD:
4369                         vars->duplex = DUPLEX_HALF;
4370                         /* Fall through */
4371                 case ELINK_LINK_10TFD:
4372                         vars->line_speed = ELINK_SPEED_10;
4373                         break;
4374
4375                 case ELINK_LINK_100TXHD:
4376                         vars->duplex = DUPLEX_HALF;
4377                         /* Fall through */
4378                 case ELINK_LINK_100T4:
4379                 case ELINK_LINK_100TXFD:
4380                         vars->line_speed = ELINK_SPEED_100;
4381                         break;
4382
4383                 case ELINK_LINK_1000THD:
4384                         vars->duplex = DUPLEX_HALF;
4385                         /* Fall through */
4386                 case ELINK_LINK_1000TFD:
4387                         vars->line_speed = ELINK_SPEED_1000;
4388                         break;
4389
4390                 case ELINK_LINK_2500THD:
4391                         vars->duplex = DUPLEX_HALF;
4392                         /* Fall through */
4393                 case ELINK_LINK_2500TFD:
4394                         vars->line_speed = ELINK_SPEED_2500;
4395                         break;
4396
4397                 case ELINK_LINK_10GTFD:
4398                         vars->line_speed = ELINK_SPEED_10000;
4399                         break;
4400                 case ELINK_LINK_20GTFD:
4401                         vars->line_speed = ELINK_SPEED_20000;
4402                         break;
4403                 default:
4404                         break;
4405                 }
4406                 vars->flow_ctrl = 0;
4407                 if (vars->link_status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED)
4408                         vars->flow_ctrl |= ELINK_FLOW_CTRL_TX;
4409
4410                 if (vars->link_status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED)
4411                         vars->flow_ctrl |= ELINK_FLOW_CTRL_RX;
4412
4413                 if (!vars->flow_ctrl)
4414                         vars->flow_ctrl = ELINK_FLOW_CTRL_NONE;
4415
4416                 if (vars->line_speed &&
4417                     ((vars->line_speed == ELINK_SPEED_10) ||
4418                      (vars->line_speed == ELINK_SPEED_100))) {
4419                         vars->phy_flags |= PHY_SGMII_FLAG;
4420                 } else {
4421                         vars->phy_flags &= ~PHY_SGMII_FLAG;
4422                 }
4423                 if (vars->line_speed &&
4424                     USES_WARPCORE(sc) && (vars->line_speed == ELINK_SPEED_1000))
4425                         vars->phy_flags |= PHY_SGMII_FLAG;
4426                 /* Anything 10 and over uses the bmac */
4427                 link_10g_plus = (vars->line_speed >= ELINK_SPEED_10000);
4428
4429                 if (link_10g_plus) {
4430                         if (USES_WARPCORE(sc))
4431                                 vars->mac_type = ELINK_MAC_TYPE_XMAC;
4432                         else
4433                                 vars->mac_type = ELINK_MAC_TYPE_BMAC;
4434                 } else {
4435                         if (USES_WARPCORE(sc))
4436                                 vars->mac_type = ELINK_MAC_TYPE_UMAC;
4437                         else
4438                                 vars->mac_type = ELINK_MAC_TYPE_EMAC;
4439                 }
4440         } else {                /* Link down */
4441                 PMD_DRV_LOG(DEBUG, sc, "phy link down");
4442
4443                 vars->phy_link_up = 0;
4444
4445                 vars->line_speed = 0;
4446                 vars->duplex = DUPLEX_FULL;
4447                 vars->flow_ctrl = ELINK_FLOW_CTRL_NONE;
4448
4449                 /* Indicate no mac active */
4450                 vars->mac_type = ELINK_MAC_TYPE_NONE;
4451                 if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
4452                         vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
4453                 if (vars->link_status & LINK_STATUS_SFP_TX_FAULT)
4454                         vars->phy_flags |= PHY_SFP_TX_FAULT_FLAG;
4455         }
4456 }
4457
4458 void elink_link_status_update(struct elink_params *params,
4459                               struct elink_vars *vars)
4460 {
4461         struct bnx2x_softc *sc = params->sc;
4462         uint8_t port = params->port;
4463         uint32_t sync_offset, media_types;
4464         /* Update PHY configuration */
4465         set_phy_vars(params, vars);
4466
4467         vars->link_status = REG_RD(sc, params->shmem_base +
4468                                    offsetof(struct shmem_region,
4469                                             port_mb[port].link_status));
4470
4471         /* Force link UP in non LOOPBACK_EXT loopback mode(s) */
4472         if (params->loopback_mode != ELINK_LOOPBACK_NONE &&
4473             params->loopback_mode != ELINK_LOOPBACK_EXT)
4474                 vars->link_status |= LINK_STATUS_LINK_UP;
4475
4476         if (elink_eee_has_cap(params))
4477                 vars->eee_status = REG_RD(sc, params->shmem2_base +
4478                                           offsetof(struct shmem2_region,
4479                                                    eee_status[params->port]));
4480
4481         vars->phy_flags = PHY_XGXS_FLAG;
4482         elink_sync_link(params, vars);
4483         /* Sync media type */
4484         sync_offset = params->shmem_base +
4485             offsetof(struct shmem_region,
4486                      dev_info.port_hw_config[port].media_type);
4487         media_types = REG_RD(sc, sync_offset);
4488
4489         params->phy[ELINK_INT_PHY].media_type =
4490             (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) >>
4491             PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT;
4492         params->phy[ELINK_EXT_PHY1].media_type =
4493             (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK) >>
4494             PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT;
4495         params->phy[ELINK_EXT_PHY2].media_type =
4496             (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK) >>
4497             PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT;
4498         PMD_DRV_LOG(DEBUG, sc, "media_types = 0x%x", media_types);
4499
4500         /* Sync AEU offset */
4501         sync_offset = params->shmem_base +
4502             offsetof(struct shmem_region,
4503                      dev_info.port_hw_config[port].aeu_int_mask);
4504
4505         vars->aeu_int_mask = REG_RD(sc, sync_offset);
4506
4507         /* Sync PFC status */
4508         if (vars->link_status & LINK_STATUS_PFC_ENABLED)
4509                 params->feature_config_flags |=
4510                     ELINK_FEATURE_CONFIG_PFC_ENABLED;
4511         else
4512                 params->feature_config_flags &=
4513                     ~ELINK_FEATURE_CONFIG_PFC_ENABLED;
4514
4515         if (SHMEM2_HAS(sc, link_attr_sync))
4516                 vars->link_attr_sync = SHMEM2_RD(sc,
4517                                                  link_attr_sync[params->port]);
4518
4519         PMD_DRV_LOG(DEBUG, sc, "link_status 0x%x  phy_link_up %x int_mask 0x%x",
4520                     vars->link_status, vars->phy_link_up, vars->aeu_int_mask);
4521         PMD_DRV_LOG(DEBUG, sc, "line_speed %x  duplex %x  flow_ctrl 0x%x",
4522                     vars->line_speed, vars->duplex, vars->flow_ctrl);
4523 }
4524
4525 static void elink_set_master_ln(struct elink_params *params,
4526                                 struct elink_phy *phy)
4527 {
4528         struct bnx2x_softc *sc = params->sc;
4529         uint16_t new_master_ln, ser_lane;
4530         ser_lane = ((params->lane_config &
4531                      PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
4532                     PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
4533
4534         /* Set the master_ln for AN */
4535         CL22_RD_OVER_CL45(sc, phy,
4536                           MDIO_REG_BANK_XGXS_BLOCK2,
4537                           MDIO_XGXS_BLOCK2_TEST_MODE_LANE, &new_master_ln);
4538
4539         CL22_WR_OVER_CL45(sc, phy,
4540                           MDIO_REG_BANK_XGXS_BLOCK2,
4541                           MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
4542                           (new_master_ln | ser_lane));
4543 }
4544
4545 static elink_status_t elink_reset_unicore(struct elink_params *params,
4546                                           struct elink_phy *phy,
4547                                           uint8_t set_serdes)
4548 {
4549         struct bnx2x_softc *sc = params->sc;
4550         uint16_t mii_control;
4551         uint16_t i;
4552         CL22_RD_OVER_CL45(sc, phy,
4553                           MDIO_REG_BANK_COMBO_IEEE0,
4554                           MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
4555
4556         /* Reset the unicore */
4557         CL22_WR_OVER_CL45(sc, phy,
4558                           MDIO_REG_BANK_COMBO_IEEE0,
4559                           MDIO_COMBO_IEEE0_MII_CONTROL,
4560                           (mii_control | MDIO_COMBO_IEEO_MII_CONTROL_RESET));
4561         if (set_serdes)
4562                 elink_set_serdes_access(sc, params->port);
4563
4564         /* Wait for the reset to self clear */
4565         for (i = 0; i < ELINK_MDIO_ACCESS_TIMEOUT; i++) {
4566                 DELAY(5);
4567
4568                 /* The reset erased the previous bank value */
4569                 CL22_RD_OVER_CL45(sc, phy,
4570                                   MDIO_REG_BANK_COMBO_IEEE0,
4571                                   MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
4572
4573                 if (!(mii_control & MDIO_COMBO_IEEO_MII_CONTROL_RESET)) {
4574                         DELAY(5);
4575                         return ELINK_STATUS_OK;
4576                 }
4577         }
4578
4579         elink_cb_event_log(sc, ELINK_LOG_ID_PHY_UNINITIALIZED, params->port);   // "Warning: PHY was not initialized,"
4580         // " Port %d",
4581
4582         PMD_DRV_LOG(DEBUG, sc, "BUG! XGXS is still in reset!");
4583         return ELINK_STATUS_ERROR;
4584
4585 }
4586
4587 static void elink_set_swap_lanes(struct elink_params *params,
4588                                  struct elink_phy *phy)
4589 {
4590         struct bnx2x_softc *sc = params->sc;
4591         /* Each two bits represents a lane number:
4592          * No swap is 0123 => 0x1b no need to enable the swap
4593          */
4594         uint16_t rx_lane_swap, tx_lane_swap;
4595
4596         rx_lane_swap = ((params->lane_config &
4597                          PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK) >>
4598                         PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT);
4599         tx_lane_swap = ((params->lane_config &
4600                          PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK) >>
4601                         PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT);
4602
4603         if (rx_lane_swap != 0x1b) {
4604                 CL22_WR_OVER_CL45(sc, phy,
4605                                   MDIO_REG_BANK_XGXS_BLOCK2,
4606                                   MDIO_XGXS_BLOCK2_RX_LN_SWAP,
4607                                   (rx_lane_swap |
4608                                    MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE |
4609                                    MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE));
4610         } else {
4611                 CL22_WR_OVER_CL45(sc, phy,
4612                                   MDIO_REG_BANK_XGXS_BLOCK2,
4613                                   MDIO_XGXS_BLOCK2_RX_LN_SWAP, 0);
4614         }
4615
4616         if (tx_lane_swap != 0x1b) {
4617                 CL22_WR_OVER_CL45(sc, phy,
4618                                   MDIO_REG_BANK_XGXS_BLOCK2,
4619                                   MDIO_XGXS_BLOCK2_TX_LN_SWAP,
4620                                   (tx_lane_swap |
4621                                    MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE));
4622         } else {
4623                 CL22_WR_OVER_CL45(sc, phy,
4624                                   MDIO_REG_BANK_XGXS_BLOCK2,
4625                                   MDIO_XGXS_BLOCK2_TX_LN_SWAP, 0);
4626         }
4627 }
4628
4629 static void elink_set_parallel_detection(struct elink_phy *phy,
4630                                          struct elink_params *params)
4631 {
4632         struct bnx2x_softc *sc = params->sc;
4633         uint16_t control2;
4634         CL22_RD_OVER_CL45(sc, phy,
4635                           MDIO_REG_BANK_SERDES_DIGITAL,
4636                           MDIO_SERDES_DIGITAL_A_1000X_CONTROL2, &control2);
4637         if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
4638                 control2 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
4639         else
4640                 control2 &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
4641         PMD_DRV_LOG(DEBUG, sc, "phy->speed_cap_mask = 0x%x, control2 = 0x%x",
4642                     phy->speed_cap_mask, control2);
4643         CL22_WR_OVER_CL45(sc, phy,
4644                           MDIO_REG_BANK_SERDES_DIGITAL,
4645                           MDIO_SERDES_DIGITAL_A_1000X_CONTROL2, control2);
4646
4647         if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
4648             (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
4649                 PMD_DRV_LOG(DEBUG, sc, "XGXS");
4650
4651                 CL22_WR_OVER_CL45(sc, phy,
4652                                   MDIO_REG_BANK_10G_PARALLEL_DETECT,
4653                                   MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK,
4654                                   MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT);
4655
4656                 CL22_RD_OVER_CL45(sc, phy,
4657                                   MDIO_REG_BANK_10G_PARALLEL_DETECT,
4658                                   MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
4659                                   &control2);
4660
4661                 control2 |=
4662                     MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN;
4663
4664                 CL22_WR_OVER_CL45(sc, phy,
4665                                   MDIO_REG_BANK_10G_PARALLEL_DETECT,
4666                                   MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
4667                                   control2);
4668
4669                 /* Disable parallel detection of HiG */
4670                 CL22_WR_OVER_CL45(sc, phy,
4671                                   MDIO_REG_BANK_XGXS_BLOCK2,
4672                                   MDIO_XGXS_BLOCK2_UNICORE_MODE_10G,
4673                                   MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS |
4674                                   MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS);
4675         }
4676 }
4677
4678 static void elink_set_autoneg(struct elink_phy *phy,
4679                               struct elink_params *params,
4680                               struct elink_vars *vars, uint8_t enable_cl73)
4681 {
4682         struct bnx2x_softc *sc = params->sc;
4683         uint16_t reg_val;
4684
4685         /* CL37 Autoneg */
4686         CL22_RD_OVER_CL45(sc, phy,
4687                           MDIO_REG_BANK_COMBO_IEEE0,
4688                           MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
4689
4690         /* CL37 Autoneg Enabled */
4691         if (vars->line_speed == ELINK_SPEED_AUTO_NEG)
4692                 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_AN_EN;
4693         else                    /* CL37 Autoneg Disabled */
4694                 reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
4695                              MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN);
4696
4697         CL22_WR_OVER_CL45(sc, phy,
4698                           MDIO_REG_BANK_COMBO_IEEE0,
4699                           MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
4700
4701         /* Enable/Disable Autodetection */
4702
4703         CL22_RD_OVER_CL45(sc, phy,
4704                           MDIO_REG_BANK_SERDES_DIGITAL,
4705                           MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, &reg_val);
4706         reg_val &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN |
4707                      MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT);
4708         reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE;
4709         if (vars->line_speed == ELINK_SPEED_AUTO_NEG)
4710                 reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
4711         else
4712                 reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
4713
4714         CL22_WR_OVER_CL45(sc, phy,
4715                           MDIO_REG_BANK_SERDES_DIGITAL,
4716                           MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, reg_val);
4717
4718         /* Enable TetonII and BAM autoneg */
4719         CL22_RD_OVER_CL45(sc, phy,
4720                           MDIO_REG_BANK_BAM_NEXT_PAGE,
4721                           MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL, &reg_val);
4722         if (vars->line_speed == ELINK_SPEED_AUTO_NEG) {
4723                 /* Enable BAM aneg Mode and TetonII aneg Mode */
4724                 reg_val |= (MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
4725                             MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
4726         } else {
4727                 /* TetonII and BAM Autoneg Disabled */
4728                 reg_val &= ~(MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
4729                              MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
4730         }
4731         CL22_WR_OVER_CL45(sc, phy,
4732                           MDIO_REG_BANK_BAM_NEXT_PAGE,
4733                           MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL, reg_val);
4734
4735         if (enable_cl73) {
4736                 /* Enable Cl73 FSM status bits */
4737                 CL22_WR_OVER_CL45(sc, phy,
4738                                   MDIO_REG_BANK_CL73_USERB0,
4739                                   MDIO_CL73_USERB0_CL73_UCTRL, 0xe);
4740
4741                 /* Enable BAM Station Manager */
4742                 CL22_WR_OVER_CL45(sc, phy,
4743                                   MDIO_REG_BANK_CL73_USERB0,
4744                                   MDIO_CL73_USERB0_CL73_BAM_CTRL1,
4745                                   MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN |
4746                                   MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN
4747                                   |
4748                                   MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN);
4749
4750                 /* Advertise CL73 link speeds */
4751                 CL22_RD_OVER_CL45(sc, phy,
4752                                   MDIO_REG_BANK_CL73_IEEEB1,
4753                                   MDIO_CL73_IEEEB1_AN_ADV2, &reg_val);
4754                 if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
4755                         reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4;
4756                 if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
4757                         reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX;
4758
4759                 CL22_WR_OVER_CL45(sc, phy,
4760                                   MDIO_REG_BANK_CL73_IEEEB1,
4761                                   MDIO_CL73_IEEEB1_AN_ADV2, reg_val);
4762
4763                 /* CL73 Autoneg Enabled */
4764                 reg_val = MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN;
4765
4766         } else                  /* CL73 Autoneg Disabled */
4767                 reg_val = 0;
4768
4769         CL22_WR_OVER_CL45(sc, phy,
4770                           MDIO_REG_BANK_CL73_IEEEB0,
4771                           MDIO_CL73_IEEEB0_CL73_AN_CONTROL, reg_val);
4772 }
4773
4774 /* Program SerDes, forced speed */
4775 static void elink_program_serdes(struct elink_phy *phy,
4776                                  struct elink_params *params,
4777                                  struct elink_vars *vars)
4778 {
4779         struct bnx2x_softc *sc = params->sc;
4780         uint16_t reg_val;
4781
4782         /* Program duplex, disable autoneg and sgmii */
4783         CL22_RD_OVER_CL45(sc, phy,
4784                           MDIO_REG_BANK_COMBO_IEEE0,
4785                           MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
4786         reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX |
4787                      MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
4788                      MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK);
4789         if (phy->req_duplex == DUPLEX_FULL)
4790                 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
4791         CL22_WR_OVER_CL45(sc, phy,
4792                           MDIO_REG_BANK_COMBO_IEEE0,
4793                           MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
4794
4795         /* Program speed
4796          *  - needed only if the speed is greater than 1G (2.5G or 10G)
4797          */
4798         CL22_RD_OVER_CL45(sc, phy,
4799                           MDIO_REG_BANK_SERDES_DIGITAL,
4800                           MDIO_SERDES_DIGITAL_MISC1, &reg_val);
4801         /* Clearing the speed value before setting the right speed */
4802         PMD_DRV_LOG(DEBUG, sc, "MDIO_REG_BANK_SERDES_DIGITAL = 0x%x", reg_val);
4803
4804         reg_val &= ~(MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK |
4805                      MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
4806
4807         if (!((vars->line_speed == ELINK_SPEED_1000) ||
4808               (vars->line_speed == ELINK_SPEED_100) ||
4809               (vars->line_speed == ELINK_SPEED_10))) {
4810
4811                 reg_val |= (MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M |
4812                             MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
4813                 if (vars->line_speed == ELINK_SPEED_10000)
4814                         reg_val |=
4815                             MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4;
4816         }
4817
4818         CL22_WR_OVER_CL45(sc, phy,
4819                           MDIO_REG_BANK_SERDES_DIGITAL,
4820                           MDIO_SERDES_DIGITAL_MISC1, reg_val);
4821
4822 }
4823
4824 static void elink_set_brcm_cl37_advertisement(struct elink_phy *phy,
4825                                               struct elink_params *params)
4826 {
4827         struct bnx2x_softc *sc = params->sc;
4828         uint16_t val = 0;
4829
4830         /* Set extended capabilities */
4831         if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)
4832                 val |= MDIO_OVER_1G_UP1_2_5G;
4833         if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
4834                 val |= MDIO_OVER_1G_UP1_10G;
4835         CL22_WR_OVER_CL45(sc, phy,
4836                           MDIO_REG_BANK_OVER_1G, MDIO_OVER_1G_UP1, val);
4837
4838         CL22_WR_OVER_CL45(sc, phy,
4839                           MDIO_REG_BANK_OVER_1G, MDIO_OVER_1G_UP3, 0x400);
4840 }
4841
4842 static void elink_set_ieee_aneg_advertisement(struct elink_phy *phy,
4843                                               struct elink_params *params,
4844                                               uint16_t ieee_fc)
4845 {
4846         struct bnx2x_softc *sc = params->sc;
4847         uint16_t val;
4848         /* For AN, we are always publishing full duplex */
4849
4850         CL22_WR_OVER_CL45(sc, phy,
4851                           MDIO_REG_BANK_COMBO_IEEE0,
4852                           MDIO_COMBO_IEEE0_AUTO_NEG_ADV, ieee_fc);
4853         CL22_RD_OVER_CL45(sc, phy,
4854                           MDIO_REG_BANK_CL73_IEEEB1,
4855                           MDIO_CL73_IEEEB1_AN_ADV1, &val);
4856         val &= ~MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH;
4857         val |= ((ieee_fc << 3) & MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK);
4858         CL22_WR_OVER_CL45(sc, phy,
4859                           MDIO_REG_BANK_CL73_IEEEB1,
4860                           MDIO_CL73_IEEEB1_AN_ADV1, val);
4861 }
4862
4863 static void elink_restart_autoneg(struct elink_phy *phy,
4864                                   struct elink_params *params,
4865                                   uint8_t enable_cl73)
4866 {
4867         struct bnx2x_softc *sc = params->sc;
4868         uint16_t mii_control;
4869
4870         PMD_DRV_LOG(DEBUG, sc, "elink_restart_autoneg");
4871         /* Enable and restart BAM/CL37 aneg */
4872
4873         if (enable_cl73) {
4874                 CL22_RD_OVER_CL45(sc, phy,
4875                                   MDIO_REG_BANK_CL73_IEEEB0,
4876                                   MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
4877                                   &mii_control);
4878
4879                 CL22_WR_OVER_CL45(sc, phy,
4880                                   MDIO_REG_BANK_CL73_IEEEB0,
4881                                   MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
4882                                   (mii_control |
4883                                    MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN |
4884                                    MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN));
4885         } else {
4886
4887                 CL22_RD_OVER_CL45(sc, phy,
4888                                   MDIO_REG_BANK_COMBO_IEEE0,
4889                                   MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
4890                 PMD_DRV_LOG(DEBUG, sc,
4891                             "elink_restart_autoneg mii_control before = 0x%x",
4892                             mii_control);
4893                 CL22_WR_OVER_CL45(sc, phy,
4894                                   MDIO_REG_BANK_COMBO_IEEE0,
4895                                   MDIO_COMBO_IEEE0_MII_CONTROL,
4896                                   (mii_control |
4897                                    MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
4898                                    MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN));
4899         }
4900 }
4901
4902 static void elink_initialize_sgmii_process(struct elink_phy *phy,
4903                                            struct elink_params *params,
4904                                            struct elink_vars *vars)
4905 {
4906         struct bnx2x_softc *sc = params->sc;
4907         uint16_t control1;
4908
4909         /* In SGMII mode, the unicore is always slave */
4910
4911         CL22_RD_OVER_CL45(sc, phy,
4912                           MDIO_REG_BANK_SERDES_DIGITAL,
4913                           MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, &control1);
4914         control1 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT;
4915         /* Set sgmii mode (and not fiber) */
4916         control1 &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE |
4917                       MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET |
4918                       MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE);
4919         CL22_WR_OVER_CL45(sc, phy,
4920                           MDIO_REG_BANK_SERDES_DIGITAL,
4921                           MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, control1);
4922
4923         /* If forced speed */
4924         if (!(vars->line_speed == ELINK_SPEED_AUTO_NEG)) {
4925                 /* Set speed, disable autoneg */
4926                 uint16_t mii_control;
4927
4928                 CL22_RD_OVER_CL45(sc, phy,
4929                                   MDIO_REG_BANK_COMBO_IEEE0,
4930                                   MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
4931                 mii_control &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
4932                                  MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK |
4933                                  MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX);
4934
4935                 switch (vars->line_speed) {
4936                 case ELINK_SPEED_100:
4937                         mii_control |=
4938                             MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100;
4939                         break;
4940                 case ELINK_SPEED_1000:
4941                         mii_control |=
4942                             MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000;
4943                         break;
4944                 case ELINK_SPEED_10:
4945                         /* There is nothing to set for 10M */
4946                         break;
4947                 default:
4948                         /* Invalid speed for SGMII */
4949                         PMD_DRV_LOG(DEBUG, sc, "Invalid line_speed 0x%x",
4950                                     vars->line_speed);
4951                         break;
4952                 }
4953
4954                 /* Setting the full duplex */
4955                 if (phy->req_duplex == DUPLEX_FULL)
4956                         mii_control |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
4957                 CL22_WR_OVER_CL45(sc, phy,
4958                                   MDIO_REG_BANK_COMBO_IEEE0,
4959                                   MDIO_COMBO_IEEE0_MII_CONTROL, mii_control);
4960
4961         } else {                /* AN mode */
4962                 /* Enable and restart AN */
4963                 elink_restart_autoneg(phy, params, 0);
4964         }
4965 }
4966
4967 /* Link management
4968  */
4969 static elink_status_t elink_direct_parallel_detect_used(struct elink_phy *phy,
4970                                                         struct elink_params
4971                                                         *params)
4972 {
4973         struct bnx2x_softc *sc = params->sc;
4974         uint16_t pd_10g, status2_1000x;
4975         if (phy->req_line_speed != ELINK_SPEED_AUTO_NEG)
4976                 return ELINK_STATUS_OK;
4977         CL22_RD_OVER_CL45(sc, phy,
4978                           MDIO_REG_BANK_SERDES_DIGITAL,
4979                           MDIO_SERDES_DIGITAL_A_1000X_STATUS2, &status2_1000x);
4980         CL22_RD_OVER_CL45(sc, phy,
4981                           MDIO_REG_BANK_SERDES_DIGITAL,
4982                           MDIO_SERDES_DIGITAL_A_1000X_STATUS2, &status2_1000x);
4983         if (status2_1000x & MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED) {
4984                 PMD_DRV_LOG(DEBUG, sc, "1G parallel detect link on port %d",
4985                             params->port);
4986                 return ELINK_STATUS_ERROR;
4987         }
4988
4989         CL22_RD_OVER_CL45(sc, phy,
4990                           MDIO_REG_BANK_10G_PARALLEL_DETECT,
4991                           MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS, &pd_10g);
4992
4993         if (pd_10g & MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK) {
4994                 PMD_DRV_LOG(DEBUG, sc, "10G parallel detect link on port %d",
4995                             params->port);
4996                 return ELINK_STATUS_ERROR;
4997         }
4998         return ELINK_STATUS_OK;
4999 }
5000
5001 static void elink_update_adv_fc(struct elink_phy *phy,
5002                                 struct elink_params *params,
5003                                 struct elink_vars *vars, uint32_t gp_status)
5004 {
5005         uint16_t ld_pause;      /* local driver */
5006         uint16_t lp_pause;      /* link partner */
5007         uint16_t pause_result;
5008         struct bnx2x_softc *sc = params->sc;
5009         if ((gp_status &
5010              (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
5011               MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) ==
5012             (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
5013              MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) {
5014
5015                 CL22_RD_OVER_CL45(sc, phy,
5016                                   MDIO_REG_BANK_CL73_IEEEB1,
5017                                   MDIO_CL73_IEEEB1_AN_ADV1, &ld_pause);
5018                 CL22_RD_OVER_CL45(sc, phy,
5019                                   MDIO_REG_BANK_CL73_IEEEB1,
5020                                   MDIO_CL73_IEEEB1_AN_LP_ADV1, &lp_pause);
5021                 pause_result = (ld_pause &
5022                                 MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK) >> 8;
5023                 pause_result |= (lp_pause &
5024                                  MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK) >> 10;
5025                 PMD_DRV_LOG(DEBUG, sc, "pause_result CL73 0x%x", pause_result);
5026         } else {
5027                 CL22_RD_OVER_CL45(sc, phy,
5028                                   MDIO_REG_BANK_COMBO_IEEE0,
5029                                   MDIO_COMBO_IEEE0_AUTO_NEG_ADV, &ld_pause);
5030                 CL22_RD_OVER_CL45(sc, phy,
5031                                   MDIO_REG_BANK_COMBO_IEEE0,
5032                                   MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1,
5033                                   &lp_pause);
5034                 pause_result = (ld_pause &
5035                                 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) >> 5;
5036                 pause_result |= (lp_pause &
5037                                  MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) >> 7;
5038                 PMD_DRV_LOG(DEBUG, sc, "pause_result CL37 0x%x", pause_result);
5039         }
5040         elink_pause_resolve(vars, pause_result);
5041
5042 }
5043
5044 static void elink_flow_ctrl_resolve(struct elink_phy *phy,
5045                                     struct elink_params *params,
5046                                     struct elink_vars *vars, uint32_t gp_status)
5047 {
5048         vars->flow_ctrl = ELINK_FLOW_CTRL_NONE;
5049
5050         /* Resolve from gp_status in case of AN complete and not sgmii */
5051         if (phy->req_flow_ctrl != ELINK_FLOW_CTRL_AUTO) {
5052                 /* Update the advertised flow-controled of LD/LP in AN */
5053                 if (phy->req_line_speed == ELINK_SPEED_AUTO_NEG)
5054                         elink_update_adv_fc(phy, params, vars, gp_status);
5055                 /* But set the flow-control result as the requested one */
5056                 vars->flow_ctrl = phy->req_flow_ctrl;
5057         } else if (phy->req_line_speed != ELINK_SPEED_AUTO_NEG)
5058                 vars->flow_ctrl = params->req_fc_auto_adv;
5059         else if ((gp_status & ELINK_MDIO_AN_CL73_OR_37_COMPLETE) &&
5060                  (!(vars->phy_flags & PHY_SGMII_FLAG))) {
5061                 if (elink_direct_parallel_detect_used(phy, params)) {
5062                         vars->flow_ctrl = params->req_fc_auto_adv;
5063                         return;
5064                 }
5065                 elink_update_adv_fc(phy, params, vars, gp_status);
5066         }
5067         PMD_DRV_LOG(DEBUG, params->sc, "flow_ctrl 0x%x", vars->flow_ctrl);
5068 }
5069
5070 static void elink_check_fallback_to_cl37(struct elink_phy *phy,
5071                                          struct elink_params *params)
5072 {
5073         struct bnx2x_softc *sc = params->sc;
5074         uint16_t rx_status, ustat_val, cl37_fsm_received;
5075         PMD_DRV_LOG(DEBUG, sc, "elink_check_fallback_to_cl37");
5076         /* Step 1: Make sure signal is detected */
5077         CL22_RD_OVER_CL45(sc, phy,
5078                           MDIO_REG_BANK_RX0, MDIO_RX0_RX_STATUS, &rx_status);
5079         if ((rx_status & MDIO_RX0_RX_STATUS_SIGDET) !=
5080             (MDIO_RX0_RX_STATUS_SIGDET)) {
5081                 PMD_DRV_LOG(DEBUG, sc, "Signal is not detected. Restoring CL73."
5082                             "rx_status(0x80b0) = 0x%x", rx_status);
5083                 CL22_WR_OVER_CL45(sc, phy,
5084                                   MDIO_REG_BANK_CL73_IEEEB0,
5085                                   MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
5086                                   MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN);
5087                 return;
5088         }
5089         /* Step 2: Check CL73 state machine */
5090         CL22_RD_OVER_CL45(sc, phy,
5091                           MDIO_REG_BANK_CL73_USERB0,
5092                           MDIO_CL73_USERB0_CL73_USTAT1, &ustat_val);
5093         if ((ustat_val &
5094              (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
5095               MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) !=
5096             (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
5097              MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) {
5098                 PMD_DRV_LOG(DEBUG, sc, "CL73 state-machine is not stable. "
5099                             "ustat_val(0x8371) = 0x%x", ustat_val);
5100                 return;
5101         }
5102         /* Step 3: Check CL37 Message Pages received to indicate LP
5103          * supports only CL37
5104          */
5105         CL22_RD_OVER_CL45(sc, phy,
5106                           MDIO_REG_BANK_REMOTE_PHY,
5107                           MDIO_REMOTE_PHY_MISC_RX_STATUS, &cl37_fsm_received);
5108         if ((cl37_fsm_received &
5109              (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
5110               MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) !=
5111             (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
5112              MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) {
5113                 PMD_DRV_LOG(DEBUG, sc, "No CL37 FSM were received. "
5114                             "misc_rx_status(0x8330) = 0x%x", cl37_fsm_received);
5115                 return;
5116         }
5117         /* The combined cl37/cl73 fsm state information indicating that
5118          * we are connected to a device which does not support cl73, but
5119          * does support cl37 BAM. In this case we disable cl73 and
5120          * restart cl37 auto-neg
5121          */
5122
5123         /* Disable CL73 */
5124         CL22_WR_OVER_CL45(sc, phy,
5125                           MDIO_REG_BANK_CL73_IEEEB0,
5126                           MDIO_CL73_IEEEB0_CL73_AN_CONTROL, 0);
5127         /* Restart CL37 autoneg */
5128         elink_restart_autoneg(phy, params, 0);
5129         PMD_DRV_LOG(DEBUG, sc, "Disabling CL73, and restarting CL37 autoneg");
5130 }
5131
5132 static void elink_xgxs_an_resolve(struct elink_phy *phy,
5133                                   struct elink_params *params,
5134                                   struct elink_vars *vars, uint32_t gp_status)
5135 {
5136         if (gp_status & ELINK_MDIO_AN_CL73_OR_37_COMPLETE)
5137                 vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
5138
5139         if (elink_direct_parallel_detect_used(phy, params))
5140                 vars->link_status |= LINK_STATUS_PARALLEL_DETECTION_USED;
5141 }
5142
5143 static elink_status_t elink_get_link_speed_duplex(struct elink_phy *phy,
5144                                                   struct elink_params *params __rte_unused,
5145                                                   struct elink_vars *vars,
5146                                                   uint16_t is_link_up,
5147                                                   uint16_t speed_mask,
5148                                                   uint16_t is_duplex)
5149 {
5150         if (phy->req_line_speed == ELINK_SPEED_AUTO_NEG)
5151                 vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
5152         if (is_link_up) {
5153                 PMD_DRV_LOG(DEBUG, params->sc, "phy link up");
5154
5155                 vars->phy_link_up = 1;
5156                 vars->link_status |= LINK_STATUS_LINK_UP;
5157
5158                 switch (speed_mask) {
5159                 case ELINK_GP_STATUS_10M:
5160                         vars->line_speed = ELINK_SPEED_10;
5161                         if (is_duplex == DUPLEX_FULL)
5162                                 vars->link_status |= ELINK_LINK_10TFD;
5163                         else
5164                                 vars->link_status |= ELINK_LINK_10THD;
5165                         break;
5166
5167                 case ELINK_GP_STATUS_100M:
5168                         vars->line_speed = ELINK_SPEED_100;
5169                         if (is_duplex == DUPLEX_FULL)
5170                                 vars->link_status |= ELINK_LINK_100TXFD;
5171                         else
5172                                 vars->link_status |= ELINK_LINK_100TXHD;
5173                         break;
5174
5175                 case ELINK_GP_STATUS_1G:
5176                 case ELINK_GP_STATUS_1G_KX:
5177                         vars->line_speed = ELINK_SPEED_1000;
5178                         if (is_duplex == DUPLEX_FULL)
5179                                 vars->link_status |= ELINK_LINK_1000TFD;
5180                         else
5181                                 vars->link_status |= ELINK_LINK_1000THD;
5182                         break;
5183
5184                 case ELINK_GP_STATUS_2_5G:
5185                         vars->line_speed = ELINK_SPEED_2500;
5186                         if (is_duplex == DUPLEX_FULL)
5187                                 vars->link_status |= ELINK_LINK_2500TFD;
5188                         else
5189                                 vars->link_status |= ELINK_LINK_2500THD;
5190                         break;
5191
5192                 case ELINK_GP_STATUS_5G:
5193                 case ELINK_GP_STATUS_6G:
5194                         PMD_DRV_LOG(DEBUG, params->sc,
5195                                     "link speed unsupported  gp_status 0x%x",
5196                                     speed_mask);
5197                         return ELINK_STATUS_ERROR;
5198
5199                 case ELINK_GP_STATUS_10G_KX4:
5200                 case ELINK_GP_STATUS_10G_HIG:
5201                 case ELINK_GP_STATUS_10G_CX4:
5202                 case ELINK_GP_STATUS_10G_KR:
5203                 case ELINK_GP_STATUS_10G_SFI:
5204                 case ELINK_GP_STATUS_10G_XFI:
5205                         vars->line_speed = ELINK_SPEED_10000;
5206                         vars->link_status |= ELINK_LINK_10GTFD;
5207                         break;
5208                 case ELINK_GP_STATUS_20G_DXGXS:
5209                 case ELINK_GP_STATUS_20G_KR2:
5210                         vars->line_speed = ELINK_SPEED_20000;
5211                         vars->link_status |= ELINK_LINK_20GTFD;
5212                         break;
5213                 default:
5214                         PMD_DRV_LOG(DEBUG, params->sc,
5215                                     "link speed unsupported gp_status 0x%x",
5216                                     speed_mask);
5217                         return ELINK_STATUS_ERROR;
5218                 }
5219         } else {                /* link_down */
5220                 PMD_DRV_LOG(DEBUG, params->sc, "phy link down");
5221
5222                 vars->phy_link_up = 0;
5223
5224                 vars->duplex = DUPLEX_FULL;
5225                 vars->flow_ctrl = ELINK_FLOW_CTRL_NONE;
5226                 vars->mac_type = ELINK_MAC_TYPE_NONE;
5227         }
5228         PMD_DRV_LOG(DEBUG, params->sc, " phy_link_up %x line_speed %d",
5229                     vars->phy_link_up, vars->line_speed);
5230         return ELINK_STATUS_OK;
5231 }
5232
5233 static uint8_t elink_link_settings_status(struct elink_phy *phy,
5234                                           struct elink_params *params,
5235                                           struct elink_vars *vars)
5236 {
5237         struct bnx2x_softc *sc = params->sc;
5238
5239         uint16_t gp_status, duplex = DUPLEX_HALF, link_up = 0, speed_mask;
5240         elink_status_t rc = ELINK_STATUS_OK;
5241
5242         /* Read gp_status */
5243         CL22_RD_OVER_CL45(sc, phy,
5244                           MDIO_REG_BANK_GP_STATUS,
5245                           MDIO_GP_STATUS_TOP_AN_STATUS1, &gp_status);
5246         if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS)
5247                 duplex = DUPLEX_FULL;
5248         if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS)
5249                 link_up = 1;
5250         speed_mask = gp_status & ELINK_GP_STATUS_SPEED_MASK;
5251         PMD_DRV_LOG(DEBUG, sc, "gp_status 0x%x, is_link_up %d, speed_mask 0x%x",
5252                     gp_status, link_up, speed_mask);
5253         rc = elink_get_link_speed_duplex(phy, params, vars, link_up, speed_mask,
5254                                          duplex);
5255         if (rc == ELINK_STATUS_ERROR)
5256                 return rc;
5257
5258         if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
5259                 if (ELINK_SINGLE_MEDIA_DIRECT(params)) {
5260                         vars->duplex = duplex;
5261                         elink_flow_ctrl_resolve(phy, params, vars, gp_status);
5262                         if (phy->req_line_speed == ELINK_SPEED_AUTO_NEG)
5263                                 elink_xgxs_an_resolve(phy, params, vars,
5264                                                       gp_status);
5265                 }
5266         } else {                /* Link_down */
5267                 if ((phy->req_line_speed == ELINK_SPEED_AUTO_NEG) &&
5268                     ELINK_SINGLE_MEDIA_DIRECT(params)) {
5269                         /* Check signal is detected */
5270                         elink_check_fallback_to_cl37(phy, params);
5271                 }
5272         }
5273
5274         /* Read LP advertised speeds */
5275         if (ELINK_SINGLE_MEDIA_DIRECT(params) &&
5276             (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)) {
5277                 uint16_t val;
5278
5279                 CL22_RD_OVER_CL45(sc, phy, MDIO_REG_BANK_CL73_IEEEB1,
5280                                   MDIO_CL73_IEEEB1_AN_LP_ADV2, &val);
5281
5282                 if (val & MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX)
5283                         vars->link_status |=
5284                             LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
5285                 if (val & (MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 |
5286                            MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR))
5287                         vars->link_status |=
5288                             LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
5289
5290                 CL22_RD_OVER_CL45(sc, phy, MDIO_REG_BANK_OVER_1G,
5291                                   MDIO_OVER_1G_LP_UP1, &val);
5292
5293                 if (val & MDIO_OVER_1G_UP1_2_5G)
5294                         vars->link_status |=
5295                             LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE;
5296                 if (val & (MDIO_OVER_1G_UP1_10G | MDIO_OVER_1G_UP1_10GH))
5297                         vars->link_status |=
5298                             LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
5299         }
5300
5301         PMD_DRV_LOG(DEBUG, sc, "duplex %x  flow_ctrl 0x%x link_status 0x%x",
5302                     vars->duplex, vars->flow_ctrl, vars->link_status);
5303         return rc;
5304 }
5305
5306 static uint8_t elink_warpcore_read_status(struct elink_phy *phy,
5307                                           struct elink_params *params,
5308                                           struct elink_vars *vars)
5309 {
5310         struct bnx2x_softc *sc = params->sc;
5311         uint8_t lane;
5312         uint16_t gp_status1, gp_speed, link_up, duplex = DUPLEX_FULL;
5313         elink_status_t rc = ELINK_STATUS_OK;
5314         lane = elink_get_warpcore_lane(params);
5315         /* Read gp_status */
5316         if ((params->loopback_mode) && (phy->flags & ELINK_FLAGS_WC_DUAL_MODE)) {
5317                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
5318                                 MDIO_WC_REG_DIGITAL5_LINK_STATUS, &link_up);
5319                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
5320                                 MDIO_WC_REG_DIGITAL5_LINK_STATUS, &link_up);
5321                 link_up &= 0x1;
5322         } else if ((phy->req_line_speed > ELINK_SPEED_10000) &&
5323                    (phy->supported & ELINK_SUPPORTED_20000baseMLD2_Full)) {
5324                 uint16_t temp_link_up;
5325                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD, 1, &temp_link_up);
5326                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD, 1, &link_up);
5327                 PMD_DRV_LOG(DEBUG, sc, "PCS RX link status = 0x%x-->0x%x",
5328                             temp_link_up, link_up);
5329                 link_up &= (1 << 2);
5330                 if (link_up)
5331                         elink_ext_phy_resolve_fc(phy, params, vars);
5332         } else {
5333                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
5334                                 MDIO_WC_REG_GP2_STATUS_GP_2_1, &gp_status1);
5335                 PMD_DRV_LOG(DEBUG, sc, "0x81d1 = 0x%x", gp_status1);
5336                 /* Check for either KR, 1G, or AN up. */
5337                 link_up = ((gp_status1 >> 8) |
5338                            (gp_status1 >> 12) | (gp_status1)) & (1 << lane);
5339                 if (phy->supported & ELINK_SUPPORTED_20000baseKR2_Full) {
5340                         uint16_t an_link;
5341                         elink_cl45_read(sc, phy, MDIO_AN_DEVAD,
5342                                         MDIO_AN_REG_STATUS, &an_link);
5343                         elink_cl45_read(sc, phy, MDIO_AN_DEVAD,
5344                                         MDIO_AN_REG_STATUS, &an_link);
5345                         link_up |= (an_link & (1 << 2));
5346                 }
5347                 if (link_up && ELINK_SINGLE_MEDIA_DIRECT(params)) {
5348                         uint16_t pd, gp_status4;
5349                         if (phy->req_line_speed == ELINK_SPEED_AUTO_NEG) {
5350                                 /* Check Autoneg complete */
5351                                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
5352                                                 MDIO_WC_REG_GP2_STATUS_GP_2_4,
5353                                                 &gp_status4);
5354                                 if (gp_status4 & ((1 << 12) << lane))
5355                                         vars->link_status |=
5356                                             LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
5357
5358                                 /* Check parallel detect used */
5359                                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
5360                                                 MDIO_WC_REG_PAR_DET_10G_STATUS,
5361                                                 &pd);
5362                                 if (pd & (1 << 15))
5363                                         vars->link_status |=
5364                                             LINK_STATUS_PARALLEL_DETECTION_USED;
5365                         }
5366                         elink_ext_phy_resolve_fc(phy, params, vars);
5367                         vars->duplex = duplex;
5368                 }
5369         }
5370
5371         if ((vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) &&
5372             ELINK_SINGLE_MEDIA_DIRECT(params)) {
5373                 uint16_t val;
5374
5375                 elink_cl45_read(sc, phy, MDIO_AN_DEVAD,
5376                                 MDIO_AN_REG_LP_AUTO_NEG2, &val);
5377
5378                 if (val & MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX)
5379                         vars->link_status |=
5380                             LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
5381                 if (val & (MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 |
5382                            MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR))
5383                         vars->link_status |=
5384                             LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
5385
5386                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
5387                                 MDIO_WC_REG_DIGITAL3_LP_UP1, &val);
5388
5389                 if (val & MDIO_OVER_1G_UP1_2_5G)
5390                         vars->link_status |=
5391                             LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE;
5392                 if (val & (MDIO_OVER_1G_UP1_10G | MDIO_OVER_1G_UP1_10GH))
5393                         vars->link_status |=
5394                             LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
5395
5396         }
5397
5398         if (lane < 2) {
5399                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
5400                                 MDIO_WC_REG_GP2_STATUS_GP_2_2, &gp_speed);
5401         } else {
5402                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
5403                                 MDIO_WC_REG_GP2_STATUS_GP_2_3, &gp_speed);
5404         }
5405         PMD_DRV_LOG(DEBUG, sc, "lane %d gp_speed 0x%x", lane, gp_speed);
5406
5407         if ((lane & 1) == 0)
5408                 gp_speed <<= 8;
5409         gp_speed &= 0x3f00;
5410         link_up = ! !link_up;
5411
5412         /* Reset the TX FIFO to fix SGMII issue */
5413         rc = elink_get_link_speed_duplex(phy, params, vars, link_up, gp_speed,
5414                                          duplex);
5415
5416         /* In case of KR link down, start up the recovering procedure */
5417         if ((!link_up) && (phy->media_type == ELINK_ETH_PHY_KR) &&
5418             (!(phy->flags & ELINK_FLAGS_WC_DUAL_MODE)))
5419                 vars->rx_tx_asic_rst = MAX_KR_LINK_RETRY;
5420
5421         PMD_DRV_LOG(DEBUG, sc, "duplex %x  flow_ctrl 0x%x link_status 0x%x",
5422                     vars->duplex, vars->flow_ctrl, vars->link_status);
5423         return rc;
5424 }
5425
5426 static void elink_set_gmii_tx_driver(struct elink_params *params)
5427 {
5428         struct bnx2x_softc *sc = params->sc;
5429         struct elink_phy *phy = &params->phy[ELINK_INT_PHY];
5430         uint16_t lp_up2;
5431         uint16_t tx_driver;
5432         uint16_t bank;
5433
5434         /* Read precomp */
5435         CL22_RD_OVER_CL45(sc, phy,
5436                           MDIO_REG_BANK_OVER_1G, MDIO_OVER_1G_LP_UP2, &lp_up2);
5437
5438         /* Bits [10:7] at lp_up2, positioned at [15:12] */
5439         lp_up2 = (((lp_up2 & MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK) >>
5440                    MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT) <<
5441                   MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT);
5442
5443         if (lp_up2 == 0)
5444                 return;
5445
5446         for (bank = MDIO_REG_BANK_TX0; bank <= MDIO_REG_BANK_TX3;
5447              bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0)) {
5448                 CL22_RD_OVER_CL45(sc, phy,
5449                                   bank, MDIO_TX0_TX_DRIVER, &tx_driver);
5450
5451                 /* Replace tx_driver bits [15:12] */
5452                 if (lp_up2 != (tx_driver & MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK)) {
5453                         tx_driver &= ~MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK;
5454                         tx_driver |= lp_up2;
5455                         CL22_WR_OVER_CL45(sc, phy,
5456                                           bank, MDIO_TX0_TX_DRIVER, tx_driver);
5457                 }
5458         }
5459 }
5460
5461 static elink_status_t elink_emac_program(struct elink_params *params,
5462                                          struct elink_vars *vars)
5463 {
5464         struct bnx2x_softc *sc = params->sc;
5465         uint8_t port = params->port;
5466         uint16_t mode = 0;
5467
5468         PMD_DRV_LOG(DEBUG, sc, "setting link speed & duplex");
5469         elink_bits_dis(sc, GRCBASE_EMAC0 + port * 0x400 +
5470                        EMAC_REG_EMAC_MODE,
5471                        (EMAC_MODE_25G_MODE |
5472                         EMAC_MODE_PORT_MII_10M | EMAC_MODE_HALF_DUPLEX));
5473         switch (vars->line_speed) {
5474         case ELINK_SPEED_10:
5475                 mode |= EMAC_MODE_PORT_MII_10M;
5476                 break;
5477
5478         case ELINK_SPEED_100:
5479                 mode |= EMAC_MODE_PORT_MII;
5480                 break;
5481
5482         case ELINK_SPEED_1000:
5483                 mode |= EMAC_MODE_PORT_GMII;
5484                 break;
5485
5486         case ELINK_SPEED_2500:
5487                 mode |= (EMAC_MODE_25G_MODE | EMAC_MODE_PORT_GMII);
5488                 break;
5489
5490         default:
5491                 /* 10G not valid for EMAC */
5492                 PMD_DRV_LOG(DEBUG, sc,
5493                             "Invalid line_speed 0x%x", vars->line_speed);
5494                 return ELINK_STATUS_ERROR;
5495         }
5496
5497         if (vars->duplex == DUPLEX_HALF)
5498                 mode |= EMAC_MODE_HALF_DUPLEX;
5499         elink_bits_en(sc,
5500                       GRCBASE_EMAC0 + port * 0x400 + EMAC_REG_EMAC_MODE, mode);
5501
5502         elink_set_led(params, vars, ELINK_LED_MODE_OPER, vars->line_speed);
5503         return ELINK_STATUS_OK;
5504 }
5505
5506 static void elink_set_preemphasis(struct elink_phy *phy,
5507                                   struct elink_params *params)
5508 {
5509
5510         uint16_t bank, i = 0;
5511         struct bnx2x_softc *sc = params->sc;
5512
5513         for (bank = MDIO_REG_BANK_RX0, i = 0; bank <= MDIO_REG_BANK_RX3;
5514              bank += (MDIO_REG_BANK_RX1 - MDIO_REG_BANK_RX0), i++) {
5515                 CL22_WR_OVER_CL45(sc, phy,
5516                                   bank,
5517                                   MDIO_RX0_RX_EQ_BOOST, phy->rx_preemphasis[i]);
5518         }
5519
5520         for (bank = MDIO_REG_BANK_TX0, i = 0; bank <= MDIO_REG_BANK_TX3;
5521              bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0), i++) {
5522                 CL22_WR_OVER_CL45(sc, phy,
5523                                   bank,
5524                                   MDIO_TX0_TX_DRIVER, phy->tx_preemphasis[i]);
5525         }
5526 }
5527
5528 static uint8_t elink_xgxs_config_init(struct elink_phy *phy,
5529                                       struct elink_params *params,
5530                                       struct elink_vars *vars)
5531 {
5532         uint8_t enable_cl73 = (ELINK_SINGLE_MEDIA_DIRECT(params) ||
5533                                (params->loopback_mode == ELINK_LOOPBACK_XGXS));
5534
5535         if (!(vars->phy_flags & PHY_SGMII_FLAG)) {
5536                 if (ELINK_SINGLE_MEDIA_DIRECT(params) &&
5537                     (params->feature_config_flags &
5538                      ELINK_FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED))
5539                         elink_set_preemphasis(phy, params);
5540
5541                 /* Forced speed requested? */
5542                 if (vars->line_speed != ELINK_SPEED_AUTO_NEG ||
5543                     (ELINK_SINGLE_MEDIA_DIRECT(params) &&
5544                      params->loopback_mode == ELINK_LOOPBACK_EXT)) {
5545                         PMD_DRV_LOG(DEBUG, params->sc, "not SGMII, no AN");
5546
5547                         /* Disable autoneg */
5548                         elink_set_autoneg(phy, params, vars, 0);
5549
5550                         /* Program speed and duplex */
5551                         elink_program_serdes(phy, params, vars);
5552
5553                 } else {        /* AN_mode */
5554                         PMD_DRV_LOG(DEBUG, params->sc, "not SGMII, AN");
5555
5556                         /* AN enabled */
5557                         elink_set_brcm_cl37_advertisement(phy, params);
5558
5559                         /* Program duplex & pause advertisement (for aneg) */
5560                         elink_set_ieee_aneg_advertisement(phy, params,
5561                                                           vars->ieee_fc);
5562
5563                         /* Enable autoneg */
5564                         elink_set_autoneg(phy, params, vars, enable_cl73);
5565
5566                         /* Enable and restart AN */
5567                         elink_restart_autoneg(phy, params, enable_cl73);
5568                 }
5569
5570         } else {                /* SGMII mode */
5571                 PMD_DRV_LOG(DEBUG, params->sc, "SGMII");
5572
5573                 elink_initialize_sgmii_process(phy, params, vars);
5574         }
5575
5576         return 0;
5577 }
5578
5579 static elink_status_t elink_prepare_xgxs(struct elink_phy *phy,
5580                                          struct elink_params *params,
5581                                          struct elink_vars *vars)
5582 {
5583         elink_status_t rc;
5584         vars->phy_flags |= PHY_XGXS_FLAG;
5585         if ((phy->req_line_speed &&
5586              ((phy->req_line_speed == ELINK_SPEED_100) ||
5587               (phy->req_line_speed == ELINK_SPEED_10))) ||
5588             (!phy->req_line_speed &&
5589              (phy->speed_cap_mask >=
5590               PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
5591              (phy->speed_cap_mask <
5592               PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
5593             (phy->type == PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD))
5594                 vars->phy_flags |= PHY_SGMII_FLAG;
5595         else
5596                 vars->phy_flags &= ~PHY_SGMII_FLAG;
5597
5598         elink_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
5599         elink_set_aer_mmd(params, phy);
5600         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
5601                 elink_set_master_ln(params, phy);
5602
5603         rc = elink_reset_unicore(params, phy, 0);
5604         /* Reset the SerDes and wait for reset bit return low */
5605         if (rc != ELINK_STATUS_OK)
5606                 return rc;
5607
5608         elink_set_aer_mmd(params, phy);
5609         /* Setting the masterLn_def again after the reset */
5610         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) {
5611                 elink_set_master_ln(params, phy);
5612                 elink_set_swap_lanes(params, phy);
5613         }
5614
5615         return rc;
5616 }
5617
5618 static uint16_t elink_wait_reset_complete(struct bnx2x_softc *sc,
5619                                           struct elink_phy *phy,
5620                                           struct elink_params *params)
5621 {
5622         uint16_t cnt, ctrl;
5623         /* Wait for soft reset to get cleared up to 1 sec */
5624         for (cnt = 0; cnt < 1000; cnt++) {
5625                 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X54618SE)
5626                         elink_cl22_read(sc, phy, MDIO_PMA_REG_CTRL, &ctrl);
5627                 else
5628                         elink_cl45_read(sc, phy,
5629                                         MDIO_PMA_DEVAD,
5630                                         MDIO_PMA_REG_CTRL, &ctrl);
5631                 if (!(ctrl & (1 << 15)))
5632                         break;
5633                 DELAY(1000 * 1);
5634         }
5635
5636         if (cnt == 1000)
5637                 elink_cb_event_log(sc, ELINK_LOG_ID_PHY_UNINITIALIZED, params->port);   // "Warning: PHY was not initialized,"
5638         // " Port %d",
5639
5640         PMD_DRV_LOG(DEBUG, sc, "control reg 0x%x (after %d ms)", ctrl, cnt);
5641         return cnt;
5642 }
5643
5644 static void elink_link_int_enable(struct elink_params *params)
5645 {
5646         uint8_t port = params->port;
5647         uint32_t mask;
5648         struct bnx2x_softc *sc = params->sc;
5649
5650         /* Setting the status to report on link up for either XGXS or SerDes */
5651         if (CHIP_IS_E3(sc)) {
5652                 mask = ELINK_NIG_MASK_XGXS0_LINK_STATUS;
5653                 if (!(ELINK_SINGLE_MEDIA_DIRECT(params)))
5654                         mask |= ELINK_NIG_MASK_MI_INT;
5655         } else if (params->switch_cfg == ELINK_SWITCH_CFG_10G) {
5656                 mask = (ELINK_NIG_MASK_XGXS0_LINK10G |
5657                         ELINK_NIG_MASK_XGXS0_LINK_STATUS);
5658                 PMD_DRV_LOG(DEBUG, sc, "enabled XGXS interrupt");
5659                 if (!(ELINK_SINGLE_MEDIA_DIRECT(params)) &&
5660                     params->phy[ELINK_INT_PHY].type !=
5661                     PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) {
5662                         mask |= ELINK_NIG_MASK_MI_INT;
5663                         PMD_DRV_LOG(DEBUG, sc, "enabled external phy int");
5664                 }
5665
5666         } else {                /* SerDes */
5667                 mask = ELINK_NIG_MASK_SERDES0_LINK_STATUS;
5668                 PMD_DRV_LOG(DEBUG, sc, "enabled SerDes interrupt");
5669                 if (!(ELINK_SINGLE_MEDIA_DIRECT(params)) &&
5670                     params->phy[ELINK_INT_PHY].type !=
5671                     PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN) {
5672                         mask |= ELINK_NIG_MASK_MI_INT;
5673                         PMD_DRV_LOG(DEBUG, sc, "enabled external phy int");
5674                 }
5675         }
5676         elink_bits_en(sc, NIG_REG_MASK_INTERRUPT_PORT0 + port * 4, mask);
5677
5678         PMD_DRV_LOG(DEBUG, sc, "port %x, is_xgxs %x, int_status 0x%x", port,
5679                     (params->switch_cfg == ELINK_SWITCH_CFG_10G),
5680                     REG_RD(sc, NIG_REG_STATUS_INTERRUPT_PORT0 + port * 4));
5681         PMD_DRV_LOG(DEBUG, sc, " int_mask 0x%x, MI_INT %x, SERDES_LINK %x",
5682                     REG_RD(sc, NIG_REG_MASK_INTERRUPT_PORT0 + port * 4),
5683                     REG_RD(sc, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port * 0x18),
5684                     REG_RD(sc,
5685                            NIG_REG_SERDES0_STATUS_LINK_STATUS + port * 0x3c));
5686         PMD_DRV_LOG(DEBUG, sc, " 10G %x, XGXS_LINK %x",
5687                     REG_RD(sc, NIG_REG_XGXS0_STATUS_LINK10G + port * 0x68),
5688                     REG_RD(sc, NIG_REG_XGXS0_STATUS_LINK_STATUS + port * 0x68));
5689 }
5690
5691 static void elink_rearm_latch_signal(struct bnx2x_softc *sc, uint8_t port,
5692                                      uint8_t exp_mi_int)
5693 {
5694         uint32_t latch_status = 0;
5695
5696         /* Disable the MI INT ( external phy int ) by writing 1 to the
5697          * status register. Link down indication is high-active-signal,
5698          * so in this case we need to write the status to clear the XOR
5699          */
5700         /* Read Latched signals */
5701         latch_status = REG_RD(sc, NIG_REG_LATCH_STATUS_0 + port * 8);
5702         PMD_DRV_LOG(DEBUG, sc, "latch_status = 0x%x", latch_status);
5703         /* Handle only those with latched-signal=up. */
5704         if (exp_mi_int)
5705                 elink_bits_en(sc,
5706                               NIG_REG_STATUS_INTERRUPT_PORT0
5707                               + port * 4, ELINK_NIG_STATUS_EMAC0_MI_INT);
5708         else
5709                 elink_bits_dis(sc,
5710                                NIG_REG_STATUS_INTERRUPT_PORT0
5711                                + port * 4, ELINK_NIG_STATUS_EMAC0_MI_INT);
5712
5713         if (latch_status & 1) {
5714
5715                 /* For all latched-signal=up : Re-Arm Latch signals */
5716                 REG_WR(sc, NIG_REG_LATCH_STATUS_0 + port * 8,
5717                        (latch_status & 0xfffe) | (latch_status & 1));
5718         }
5719         /* For all latched-signal=up,Write original_signal to status */
5720 }
5721
5722 static void elink_link_int_ack(struct elink_params *params,
5723                                struct elink_vars *vars, uint8_t is_10g_plus)
5724 {
5725         struct bnx2x_softc *sc = params->sc;
5726         uint8_t port = params->port;
5727         uint32_t mask;
5728         /* First reset all status we assume only one line will be
5729          * change at a time
5730          */
5731         elink_bits_dis(sc, NIG_REG_STATUS_INTERRUPT_PORT0 + port * 4,
5732                        (ELINK_NIG_STATUS_XGXS0_LINK10G |
5733                         ELINK_NIG_STATUS_XGXS0_LINK_STATUS |
5734                         ELINK_NIG_STATUS_SERDES0_LINK_STATUS));
5735         if (vars->phy_link_up) {
5736                 if (USES_WARPCORE(sc))
5737                         mask = ELINK_NIG_STATUS_XGXS0_LINK_STATUS;
5738                 else {
5739                         if (is_10g_plus)
5740                                 mask = ELINK_NIG_STATUS_XGXS0_LINK10G;
5741                         else if (params->switch_cfg == ELINK_SWITCH_CFG_10G) {
5742                                 /* Disable the link interrupt by writing 1 to
5743                                  * the relevant lane in the status register
5744                                  */
5745                                 uint32_t ser_lane =
5746                                     ((params->lane_config &
5747                                       PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
5748                                      PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
5749                                 mask = ((1 << ser_lane) <<
5750                                         ELINK_NIG_STATUS_XGXS0_LINK_STATUS_SIZE);
5751                         } else
5752                                 mask = ELINK_NIG_STATUS_SERDES0_LINK_STATUS;
5753                 }
5754                 PMD_DRV_LOG(DEBUG, sc, "Ack link up interrupt with mask 0x%x",
5755                             mask);
5756                 elink_bits_en(sc,
5757                               NIG_REG_STATUS_INTERRUPT_PORT0 + port * 4, mask);
5758         }
5759 }
5760
5761 static uint8_t elink_format_ver(uint32_t num, uint8_t * str,
5762                                 uint16_t * len)
5763 {
5764         uint8_t *str_ptr = str;
5765         uint32_t mask = 0xf0000000;
5766         uint8_t shift = 8 * 4;
5767         uint8_t digit;
5768         uint8_t remove_leading_zeros = 1;
5769         if (*len < 10) {
5770                 /* Need more than 10chars for this format */
5771                 *str_ptr = '\0';
5772                 (*len)--;
5773                 return ELINK_STATUS_ERROR;
5774         }
5775         while (shift > 0) {
5776
5777                 shift -= 4;
5778                 digit = ((num & mask) >> shift);
5779                 if (digit == 0 && remove_leading_zeros) {
5780                         mask = mask >> 4;
5781                         continue;
5782                 } else if (digit < 0xa)
5783                         *str_ptr = digit + '0';
5784                 else
5785                         *str_ptr = digit - 0xa + 'a';
5786                 remove_leading_zeros = 0;
5787                 str_ptr++;
5788                 (*len)--;
5789                 mask = mask >> 4;
5790                 if (shift == 4 * 4) {
5791                         *str_ptr = '.';
5792                         str_ptr++;
5793                         (*len)--;
5794                         remove_leading_zeros = 1;
5795                 }
5796         }
5797         return ELINK_STATUS_OK;
5798 }
5799
5800 static uint8_t elink_null_format_ver(__rte_unused uint32_t spirom_ver,
5801                                      uint8_t * str, uint16_t * len)
5802 {
5803         str[0] = '\0';
5804         (*len)--;
5805         return ELINK_STATUS_OK;
5806 }
5807
5808 static void elink_set_xgxs_loopback(struct elink_phy *phy,
5809                                     struct elink_params *params)
5810 {
5811         uint8_t port = params->port;
5812         struct bnx2x_softc *sc = params->sc;
5813
5814         if (phy->req_line_speed != ELINK_SPEED_1000) {
5815                 uint32_t md_devad = 0;
5816
5817                 PMD_DRV_LOG(DEBUG, sc, "XGXS 10G loopback enable");
5818
5819                 if (!CHIP_IS_E3(sc)) {
5820                         /* Change the uni_phy_addr in the nig */
5821                         md_devad = REG_RD(sc, (NIG_REG_XGXS0_CTRL_MD_DEVAD +
5822                                                port * 0x18));
5823
5824                         REG_WR(sc, NIG_REG_XGXS0_CTRL_MD_DEVAD + port * 0x18,
5825                                0x5);
5826                 }
5827
5828                 elink_cl45_write(sc, phy,
5829                                  5,
5830                                  (MDIO_REG_BANK_AER_BLOCK +
5831                                   (MDIO_AER_BLOCK_AER_REG & 0xf)), 0x2800);
5832
5833                 elink_cl45_write(sc, phy,
5834                                  5,
5835                                  (MDIO_REG_BANK_CL73_IEEEB0 +
5836                                   (MDIO_CL73_IEEEB0_CL73_AN_CONTROL & 0xf)),
5837                                  0x6041);
5838                 DELAY(1000 * 200);
5839                 /* Set aer mmd back */
5840                 elink_set_aer_mmd(params, phy);
5841
5842                 if (!CHIP_IS_E3(sc)) {
5843                         /* And md_devad */
5844                         REG_WR(sc, NIG_REG_XGXS0_CTRL_MD_DEVAD + port * 0x18,
5845                                md_devad);
5846                 }
5847         } else {
5848                 uint16_t mii_ctrl;
5849                 PMD_DRV_LOG(DEBUG, sc, "XGXS 1G loopback enable");
5850                 elink_cl45_read(sc, phy, 5,
5851                                 (MDIO_REG_BANK_COMBO_IEEE0 +
5852                                  (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
5853                                 &mii_ctrl);
5854                 elink_cl45_write(sc, phy, 5,
5855                                  (MDIO_REG_BANK_COMBO_IEEE0 +
5856                                   (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
5857                                  mii_ctrl |
5858                                  MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK);
5859         }
5860 }
5861
5862 elink_status_t elink_set_led(struct elink_params *params,
5863                              struct elink_vars *vars, uint8_t mode,
5864                              uint32_t speed)
5865 {
5866         uint8_t port = params->port;
5867         uint16_t hw_led_mode = params->hw_led_mode;
5868         elink_status_t rc = ELINK_STATUS_OK;
5869         uint8_t phy_idx;
5870         uint32_t tmp;
5871         uint32_t emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
5872         struct bnx2x_softc *sc = params->sc;
5873         PMD_DRV_LOG(DEBUG, sc, "elink_set_led: port %x, mode %d", port, mode);
5874         PMD_DRV_LOG(DEBUG, sc,
5875                     "speed 0x%x, hw_led_mode 0x%x", speed, hw_led_mode);
5876         /* In case */
5877         for (phy_idx = ELINK_EXT_PHY1; phy_idx < ELINK_MAX_PHYS; phy_idx++) {
5878                 if (params->phy[phy_idx].set_link_led) {
5879                         params->phy[phy_idx].set_link_led(&params->phy[phy_idx],
5880                                                           params, mode);
5881                 }
5882         }
5883
5884         switch (mode) {
5885         case ELINK_LED_MODE_FRONT_PANEL_OFF:
5886         case ELINK_LED_MODE_OFF:
5887                 REG_WR(sc, NIG_REG_LED_10G_P0 + port * 4, 0);
5888                 REG_WR(sc, NIG_REG_LED_MODE_P0 + port * 4,
5889                        SHARED_HW_CFG_LED_MAC1);
5890
5891                 tmp = elink_cb_reg_read(sc, emac_base + EMAC_REG_EMAC_LED);
5892                 if (params->phy[ELINK_EXT_PHY1].type ==
5893                     PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X54618SE)
5894                         tmp &= ~(EMAC_LED_1000MB_OVERRIDE |
5895                                  EMAC_LED_100MB_OVERRIDE |
5896                                  EMAC_LED_10MB_OVERRIDE);
5897                 else
5898                         tmp |= EMAC_LED_OVERRIDE;
5899
5900                 elink_cb_reg_write(sc, emac_base + EMAC_REG_EMAC_LED, tmp);
5901                 break;
5902
5903         case ELINK_LED_MODE_OPER:
5904                 /* For all other phys, OPER mode is same as ON, so in case
5905                  * link is down, do nothing
5906                  */
5907                 if (!vars->link_up)
5908                         break;
5909                 /* fall-through */
5910         case ELINK_LED_MODE_ON:
5911                 if (((params->phy[ELINK_EXT_PHY1].type ==
5912                       PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8727) ||
5913                      (params->phy[ELINK_EXT_PHY1].type ==
5914                       PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8722)) &&
5915                     CHIP_IS_E2(sc) && params->num_phys == 2) {
5916                         /* This is a work-around for E2+8727 Configurations */
5917                         if (mode == ELINK_LED_MODE_ON ||
5918                             speed == ELINK_SPEED_10000) {
5919                                 REG_WR(sc, NIG_REG_LED_MODE_P0 + port * 4, 0);
5920                                 REG_WR(sc, NIG_REG_LED_10G_P0 + port * 4, 1);
5921
5922                                 tmp =
5923                                     elink_cb_reg_read(sc,
5924                                                       emac_base +
5925                                                       EMAC_REG_EMAC_LED);
5926                                 elink_cb_reg_write(sc,
5927                                                    emac_base +
5928                                                    EMAC_REG_EMAC_LED,
5929                                                    (tmp | EMAC_LED_OVERRIDE));
5930                                 /* Return here without enabling traffic
5931                                  * LED blink and setting rate in ON mode.
5932                                  * In oper mode, enabling LED blink
5933                                  * and setting rate is needed.
5934                                  */
5935                                 if (mode == ELINK_LED_MODE_ON)
5936                                         return rc;
5937                         }
5938                 } else if (ELINK_SINGLE_MEDIA_DIRECT(params)) {
5939                         /* This is a work-around for HW issue found when link
5940                          * is up in CL73
5941                          */
5942                         if ((!CHIP_IS_E3(sc)) ||
5943                             (CHIP_IS_E3(sc) && mode == ELINK_LED_MODE_ON))
5944                                 REG_WR(sc, NIG_REG_LED_10G_P0 + port * 4, 1);
5945
5946                         if (CHIP_IS_E1x(sc) ||
5947                             CHIP_IS_E2(sc) || (mode == ELINK_LED_MODE_ON))
5948                                 REG_WR(sc, NIG_REG_LED_MODE_P0 + port * 4, 0);
5949                         else
5950                                 REG_WR(sc, NIG_REG_LED_MODE_P0 + port * 4,
5951                                        hw_led_mode);
5952                 } else if ((params->phy[ELINK_EXT_PHY1].type ==
5953                             PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X54618SE) &&
5954                            (mode == ELINK_LED_MODE_ON)) {
5955                         REG_WR(sc, NIG_REG_LED_MODE_P0 + port * 4, 0);
5956                         tmp =
5957                             elink_cb_reg_read(sc,
5958                                               emac_base + EMAC_REG_EMAC_LED);
5959                         elink_cb_reg_write(sc, emac_base + EMAC_REG_EMAC_LED,
5960                                            tmp | EMAC_LED_OVERRIDE |
5961                                            EMAC_LED_1000MB_OVERRIDE);
5962                         /* Break here; otherwise, it'll disable the
5963                          * intended override.
5964                          */
5965                         break;
5966                 } else {
5967                         uint32_t nig_led_mode = ((params->hw_led_mode <<
5968                                                   SHARED_HW_CFG_LED_MODE_SHIFT)
5969                                                  ==
5970                                                  SHARED_HW_CFG_LED_EXTPHY2)
5971                             ? (SHARED_HW_CFG_LED_PHY1 >>
5972                                SHARED_HW_CFG_LED_MODE_SHIFT) : hw_led_mode;
5973                         REG_WR(sc, NIG_REG_LED_MODE_P0 + port * 4,
5974                                nig_led_mode);
5975                 }
5976
5977                 REG_WR(sc, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 + port * 4,
5978                        0);
5979                 /* Set blinking rate to ~15.9Hz */
5980                 if (CHIP_IS_E3(sc))
5981                         REG_WR(sc, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port * 4,
5982                                LED_BLINK_RATE_VAL_E3);
5983                 else
5984                         REG_WR(sc, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port * 4,
5985                                LED_BLINK_RATE_VAL_E1X_E2);
5986                 REG_WR(sc, NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 + port * 4, 1);
5987                 tmp = elink_cb_reg_read(sc, emac_base + EMAC_REG_EMAC_LED);
5988                 elink_cb_reg_write(sc, emac_base + EMAC_REG_EMAC_LED,
5989                                    (tmp & (~EMAC_LED_OVERRIDE)));
5990
5991                 break;
5992
5993         default:
5994                 rc = ELINK_STATUS_ERROR;
5995                 PMD_DRV_LOG(DEBUG, sc,
5996                             "elink_set_led: Invalid led mode %d", mode);
5997                 break;
5998         }
5999         return rc;
6000
6001 }
6002
6003 static elink_status_t elink_link_initialize(struct elink_params *params,
6004                                             struct elink_vars *vars)
6005 {
6006         elink_status_t rc = ELINK_STATUS_OK;
6007         uint8_t phy_index, non_ext_phy;
6008         struct bnx2x_softc *sc = params->sc;
6009         /* In case of external phy existence, the line speed would be the
6010          * line speed linked up by the external phy. In case it is direct
6011          * only, then the line_speed during initialization will be
6012          * equal to the req_line_speed
6013          */
6014         vars->line_speed = params->phy[ELINK_INT_PHY].req_line_speed;
6015
6016         /* Initialize the internal phy in case this is a direct board
6017          * (no external phys), or this board has external phy which requires
6018          * to first.
6019          */
6020         if (!USES_WARPCORE(sc))
6021                 elink_prepare_xgxs(&params->phy[ELINK_INT_PHY], params, vars);
6022         /* init ext phy and enable link state int */
6023         non_ext_phy = (ELINK_SINGLE_MEDIA_DIRECT(params) ||
6024                        (params->loopback_mode == ELINK_LOOPBACK_XGXS));
6025
6026         if (non_ext_phy ||
6027             (params->phy[ELINK_EXT_PHY1].flags & ELINK_FLAGS_INIT_XGXS_FIRST) ||
6028             (params->loopback_mode == ELINK_LOOPBACK_EXT_PHY)) {
6029                 struct elink_phy *phy = &params->phy[ELINK_INT_PHY];
6030                 if (vars->line_speed == ELINK_SPEED_AUTO_NEG &&
6031                     (CHIP_IS_E1x(sc) || CHIP_IS_E2(sc)))
6032                         elink_set_parallel_detection(phy, params);
6033                 if (params->phy[ELINK_INT_PHY].config_init)
6034                         params->phy[ELINK_INT_PHY].config_init(phy,
6035                                                                params, vars);
6036         }
6037
6038         /* Re-read this value in case it was changed inside config_init due to
6039          * limitations of optic module
6040          */
6041         vars->line_speed = params->phy[ELINK_INT_PHY].req_line_speed;
6042
6043         /* Init external phy */
6044         if (non_ext_phy) {
6045                 if (params->phy[ELINK_INT_PHY].supported &
6046                     ELINK_SUPPORTED_FIBRE)
6047                         vars->link_status |= LINK_STATUS_SERDES_LINK;
6048         } else {
6049                 for (phy_index = ELINK_EXT_PHY1; phy_index < params->num_phys;
6050                      phy_index++) {
6051                         /* No need to initialize second phy in case of first
6052                          * phy only selection. In case of second phy, we do
6053                          * need to initialize the first phy, since they are
6054                          * connected.
6055                          */
6056                         if (params->phy[phy_index].supported &
6057                             ELINK_SUPPORTED_FIBRE)
6058                                 vars->link_status |= LINK_STATUS_SERDES_LINK;
6059
6060                         if (phy_index == ELINK_EXT_PHY2 &&
6061                             (elink_phy_selection(params) ==
6062                              PORT_HW_CFG_PHY_SELECTION_FIRST_PHY)) {
6063                                 PMD_DRV_LOG(DEBUG, sc,
6064                                             "Not initializing second phy");
6065                                 continue;
6066                         }
6067                         params->phy[phy_index].config_init(&params->
6068                                                            phy[phy_index],
6069                                                            params, vars);
6070                 }
6071         }
6072         /* Reset the interrupt indication after phy was initialized */
6073         elink_bits_dis(sc, NIG_REG_STATUS_INTERRUPT_PORT0 +
6074                        params->port * 4,
6075                        (ELINK_NIG_STATUS_XGXS0_LINK10G |
6076                         ELINK_NIG_STATUS_XGXS0_LINK_STATUS |
6077                         ELINK_NIG_STATUS_SERDES0_LINK_STATUS |
6078                         ELINK_NIG_MASK_MI_INT));
6079         return rc;
6080 }
6081
6082 static void elink_int_link_reset(__rte_unused struct elink_phy *phy,
6083                                  struct elink_params *params)
6084 {
6085         /* Reset the SerDes/XGXS */
6086         REG_WR(params->sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
6087                (0x1ff << (params->port * 16)));
6088 }
6089
6090 static void elink_common_ext_link_reset(__rte_unused struct elink_phy *phy,
6091                                         struct elink_params *params)
6092 {
6093         struct bnx2x_softc *sc = params->sc;
6094         uint8_t gpio_port;
6095         /* HW reset */
6096         if (CHIP_IS_E2(sc))
6097                 gpio_port = SC_PATH(sc);
6098         else
6099                 gpio_port = params->port;
6100         elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_1,
6101                             MISC_REGISTERS_GPIO_OUTPUT_LOW, gpio_port);
6102         elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_2,
6103                             MISC_REGISTERS_GPIO_OUTPUT_LOW, gpio_port);
6104         PMD_DRV_LOG(DEBUG, sc, "reset external PHY");
6105 }
6106
6107 static elink_status_t elink_update_link_down(struct elink_params *params,
6108                                              struct elink_vars *vars)
6109 {
6110         struct bnx2x_softc *sc = params->sc;
6111         uint8_t port = params->port;
6112
6113         PMD_DRV_LOG(DEBUG, sc, "Port %x: Link is down", port);
6114         elink_set_led(params, vars, ELINK_LED_MODE_OFF, 0);
6115         vars->phy_flags &= ~PHY_PHYSICAL_LINK_FLAG;
6116         /* Indicate no mac active */
6117         vars->mac_type = ELINK_MAC_TYPE_NONE;
6118
6119         /* Update shared memory */
6120         vars->link_status &= ~ELINK_LINK_UPDATE_MASK;
6121         vars->line_speed = 0;
6122         elink_update_mng(params, vars->link_status);
6123
6124         /* Activate nig drain */
6125         REG_WR(sc, NIG_REG_EGRESS_DRAIN0_MODE + port * 4, 1);
6126
6127         /* Disable emac */
6128         if (!CHIP_IS_E3(sc))
6129                 REG_WR(sc, NIG_REG_NIG_EMAC0_EN + port * 4, 0);
6130
6131         DELAY(1000 * 10);
6132         /* Reset BigMac/Xmac */
6133         if (CHIP_IS_E1x(sc) || CHIP_IS_E2(sc))
6134                 elink_set_bmac_rx(sc, params->port, 0);
6135
6136         if (CHIP_IS_E3(sc)) {
6137                 /* Prevent LPI Generation by chip */
6138                 REG_WR(sc, MISC_REG_CPMU_LP_FW_ENABLE_P0 + (params->port << 2),
6139                        0);
6140                 REG_WR(sc, MISC_REG_CPMU_LP_MASK_ENT_P0 + (params->port << 2),
6141                        0);
6142                 vars->eee_status &= ~(SHMEM_EEE_LP_ADV_STATUS_MASK |
6143                                       SHMEM_EEE_ACTIVE_BIT);
6144
6145                 elink_update_mng_eee(params, vars->eee_status);
6146                 elink_set_xmac_rxtx(params, 0);
6147                 elink_set_umac_rxtx(params, 0);
6148         }
6149
6150         return ELINK_STATUS_OK;
6151 }
6152
6153 static elink_status_t elink_update_link_up(struct elink_params *params,
6154                                            struct elink_vars *vars,
6155                                            uint8_t link_10g)
6156 {
6157         struct bnx2x_softc *sc = params->sc;
6158         uint8_t phy_idx, port = params->port;
6159         elink_status_t rc = ELINK_STATUS_OK;
6160
6161         vars->link_status |= (LINK_STATUS_LINK_UP |
6162                               LINK_STATUS_PHYSICAL_LINK_FLAG);
6163         vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
6164
6165         if (vars->flow_ctrl & ELINK_FLOW_CTRL_TX)
6166                 vars->link_status |= LINK_STATUS_TX_FLOW_CONTROL_ENABLED;
6167
6168         if (vars->flow_ctrl & ELINK_FLOW_CTRL_RX)
6169                 vars->link_status |= LINK_STATUS_RX_FLOW_CONTROL_ENABLED;
6170         if (USES_WARPCORE(sc)) {
6171                 if (link_10g) {
6172                         if (elink_xmac_enable(params, vars, 0) ==
6173                             ELINK_STATUS_NO_LINK) {
6174                                 PMD_DRV_LOG(DEBUG, sc, "Found errors on XMAC");
6175                                 vars->link_up = 0;
6176                                 vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
6177                                 vars->link_status &= ~LINK_STATUS_LINK_UP;
6178                         }
6179                 } else
6180                         elink_umac_enable(params, vars, 0);
6181                 elink_set_led(params, vars,
6182                               ELINK_LED_MODE_OPER, vars->line_speed);
6183
6184                 if ((vars->eee_status & SHMEM_EEE_ACTIVE_BIT) &&
6185                     (vars->eee_status & SHMEM_EEE_LPI_REQUESTED_BIT)) {
6186                         PMD_DRV_LOG(DEBUG, sc, "Enabling LPI assertion");
6187                         REG_WR(sc, MISC_REG_CPMU_LP_FW_ENABLE_P0 +
6188                                (params->port << 2), 1);
6189                         REG_WR(sc, MISC_REG_CPMU_LP_DR_ENABLE, 1);
6190                         REG_WR(sc, MISC_REG_CPMU_LP_MASK_ENT_P0 +
6191                                (params->port << 2), 0xfc20);
6192                 }
6193         }
6194         if ((CHIP_IS_E1x(sc) || CHIP_IS_E2(sc))) {
6195                 if (link_10g) {
6196                         if (elink_bmac_enable(params, vars, 0, 1) ==
6197                             ELINK_STATUS_NO_LINK) {
6198                                 PMD_DRV_LOG(DEBUG, sc, "Found errors on BMAC");
6199                                 vars->link_up = 0;
6200                                 vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
6201                                 vars->link_status &= ~LINK_STATUS_LINK_UP;
6202                         }
6203
6204                         elink_set_led(params, vars,
6205                                       ELINK_LED_MODE_OPER, ELINK_SPEED_10000);
6206                 } else {
6207                         rc = elink_emac_program(params, vars);
6208                         elink_emac_enable(params, vars, 0);
6209
6210                         /* AN complete? */
6211                         if ((vars->link_status &
6212                              LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
6213                             && (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
6214                             ELINK_SINGLE_MEDIA_DIRECT(params))
6215                                 elink_set_gmii_tx_driver(params);
6216                 }
6217         }
6218
6219         /* PBF - link up */
6220         if (CHIP_IS_E1x(sc))
6221                 rc |= elink_pbf_update(params, vars->flow_ctrl,
6222                                        vars->line_speed);
6223
6224         /* Disable drain */
6225         REG_WR(sc, NIG_REG_EGRESS_DRAIN0_MODE + port * 4, 0);
6226
6227         /* Update shared memory */
6228         elink_update_mng(params, vars->link_status);
6229         elink_update_mng_eee(params, vars->eee_status);
6230         /* Check remote fault */
6231         for (phy_idx = ELINK_INT_PHY; phy_idx < ELINK_MAX_PHYS; phy_idx++) {
6232                 if (params->phy[phy_idx].flags & ELINK_FLAGS_TX_ERROR_CHECK) {
6233                         elink_check_half_open_conn(params, vars, 0);
6234                         break;
6235                 }
6236         }
6237         DELAY(1000 * 20);
6238         return rc;
6239 }
6240
6241 /* The elink_link_update function should be called upon link
6242  * interrupt.
6243  * Link is considered up as follows:
6244  * - DIRECT_SINGLE_MEDIA - Only XGXS link (internal link) needs
6245  *   to be up
6246  * - SINGLE_MEDIA - The link between the 577xx and the external
6247  *   phy (XGXS) need to up as well as the external link of the
6248  *   phy (PHY_EXT1)
6249  * - DUAL_MEDIA - The link between the 577xx and the first
6250  *   external phy needs to be up, and at least one of the 2
6251  *   external phy link must be up.
6252  */
6253 elink_status_t elink_link_update(struct elink_params * params,
6254                                  struct elink_vars * vars)
6255 {
6256         struct bnx2x_softc *sc = params->sc;
6257         struct elink_vars phy_vars[ELINK_MAX_PHYS];
6258         uint8_t port = params->port;
6259         uint8_t link_10g_plus, phy_index;
6260         uint8_t ext_phy_link_up = 0, cur_link_up;
6261         elink_status_t rc = ELINK_STATUS_OK;
6262         __rte_unused uint8_t is_mi_int = 0;
6263         uint16_t ext_phy_line_speed = 0, prev_line_speed = vars->line_speed;
6264         uint8_t active_external_phy = ELINK_INT_PHY;
6265         vars->phy_flags &= ~PHY_HALF_OPEN_CONN_FLAG;
6266         vars->link_status &= ~ELINK_LINK_UPDATE_MASK;
6267         for (phy_index = ELINK_INT_PHY; phy_index < params->num_phys;
6268              phy_index++) {
6269                 phy_vars[phy_index].flow_ctrl = 0;
6270                 phy_vars[phy_index].link_status = ETH_LINK_DOWN;
6271                 phy_vars[phy_index].line_speed = 0;
6272                 phy_vars[phy_index].duplex = DUPLEX_FULL;
6273                 phy_vars[phy_index].phy_link_up = 0;
6274                 phy_vars[phy_index].link_up = 0;
6275                 phy_vars[phy_index].fault_detected = 0;
6276                 /* different consideration, since vars holds inner state */
6277                 phy_vars[phy_index].eee_status = vars->eee_status;
6278         }
6279
6280         if (USES_WARPCORE(sc))
6281                 elink_set_aer_mmd(params, &params->phy[ELINK_INT_PHY]);
6282
6283         PMD_DRV_LOG(DEBUG, sc, "port %x, XGXS?%x, int_status 0x%x",
6284                     port, (vars->phy_flags & PHY_XGXS_FLAG),
6285                     REG_RD(sc, NIG_REG_STATUS_INTERRUPT_PORT0 + port * 4));
6286
6287         is_mi_int = (uint8_t) (REG_RD(sc, NIG_REG_EMAC0_STATUS_MISC_MI_INT +
6288                                       port * 0x18) > 0);
6289         PMD_DRV_LOG(DEBUG, sc, "int_mask 0x%x MI_INT %x, SERDES_LINK %x",
6290                     REG_RD(sc, NIG_REG_MASK_INTERRUPT_PORT0 + port * 4),
6291                     is_mi_int,
6292                     REG_RD(sc,
6293                            NIG_REG_SERDES0_STATUS_LINK_STATUS + port * 0x3c));
6294
6295         PMD_DRV_LOG(DEBUG, sc, " 10G %x, XGXS_LINK %x",
6296                     REG_RD(sc, NIG_REG_XGXS0_STATUS_LINK10G + port * 0x68),
6297                     REG_RD(sc, NIG_REG_XGXS0_STATUS_LINK_STATUS + port * 0x68));
6298
6299         /* Disable emac */
6300         if (!CHIP_IS_E3(sc))
6301                 REG_WR(sc, NIG_REG_NIG_EMAC0_EN + port * 4, 0);
6302
6303         /* Step 1:
6304          * Check external link change only for external phys, and apply
6305          * priority selection between them in case the link on both phys
6306          * is up. Note that instead of the common vars, a temporary
6307          * vars argument is used since each phy may have different link/
6308          * speed/duplex result
6309          */
6310         for (phy_index = ELINK_EXT_PHY1; phy_index < params->num_phys;
6311              phy_index++) {
6312                 struct elink_phy *phy = &params->phy[phy_index];
6313                 if (!phy->read_status)
6314                         continue;
6315                 /* Read link status and params of this ext phy */
6316                 cur_link_up = phy->read_status(phy, params,
6317                                                &phy_vars[phy_index]);
6318                 if (cur_link_up) {
6319                         PMD_DRV_LOG(DEBUG, sc, "phy in index %d link is up",
6320                                     phy_index);
6321                 } else {
6322                         PMD_DRV_LOG(DEBUG, sc, "phy in index %d link is down",
6323                                     phy_index);
6324                         continue;
6325                 }
6326
6327                 if (!ext_phy_link_up) {
6328                         ext_phy_link_up = 1;
6329                         active_external_phy = phy_index;
6330                 } else {
6331                         switch (elink_phy_selection(params)) {
6332                         case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
6333                         case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
6334                                 /* In this option, the first PHY makes sure to pass the
6335                                  * traffic through itself only.
6336                                  * Its not clear how to reset the link on the second phy
6337                                  */
6338                                 active_external_phy = ELINK_EXT_PHY1;
6339                                 break;
6340                         case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
6341                                 /* In this option, the first PHY makes sure to pass the
6342                                  * traffic through the second PHY.
6343                                  */
6344                                 active_external_phy = ELINK_EXT_PHY2;
6345                                 break;
6346                         default:
6347                                 /* Link indication on both PHYs with the following cases
6348                                  * is invalid:
6349                                  * - FIRST_PHY means that second phy wasn't initialized,
6350                                  * hence its link is expected to be down
6351                                  * - SECOND_PHY means that first phy should not be able
6352                                  * to link up by itself (using configuration)
6353                                  * - DEFAULT should be overridden during initialization
6354                                  */
6355                                 PMD_DRV_LOG(DEBUG, sc, "Invalid link indication"
6356                                             "mpc=0x%x. DISABLING LINK !!!",
6357                                             params->multi_phy_config);
6358                                 ext_phy_link_up = 0;
6359                                 break;
6360                         }
6361                 }
6362         }
6363         prev_line_speed = vars->line_speed;
6364         /* Step 2:
6365          * Read the status of the internal phy. In case of
6366          * DIRECT_SINGLE_MEDIA board, this link is the external link,
6367          * otherwise this is the link between the 577xx and the first
6368          * external phy
6369          */
6370         if (params->phy[ELINK_INT_PHY].read_status)
6371                 params->phy[ELINK_INT_PHY].read_status(&params->
6372                                                        phy[ELINK_INT_PHY],
6373                                                        params, vars);
6374         /* The INT_PHY flow control reside in the vars. This include the
6375          * case where the speed or flow control are not set to AUTO.
6376          * Otherwise, the active external phy flow control result is set
6377          * to the vars. The ext_phy_line_speed is needed to check if the
6378          * speed is different between the internal phy and external phy.
6379          * This case may be result of intermediate link speed change.
6380          */
6381         if (active_external_phy > ELINK_INT_PHY) {
6382                 vars->flow_ctrl = phy_vars[active_external_phy].flow_ctrl;
6383                 /* Link speed is taken from the XGXS. AN and FC result from
6384                  * the external phy.
6385                  */
6386                 vars->link_status |= phy_vars[active_external_phy].link_status;
6387
6388                 /* if active_external_phy is first PHY and link is up - disable
6389                  * disable TX on second external PHY
6390                  */
6391                 if (active_external_phy == ELINK_EXT_PHY1) {
6392                         if (params->phy[ELINK_EXT_PHY2].phy_specific_func) {
6393                                 PMD_DRV_LOG(DEBUG, sc, "Disabling TX on EXT_PHY2");
6394                                 params->phy[ELINK_EXT_PHY2].
6395                                     phy_specific_func(&params->
6396                                                       phy[ELINK_EXT_PHY2],
6397                                                       params, ELINK_DISABLE_TX);
6398                         }
6399                 }
6400
6401                 ext_phy_line_speed = phy_vars[active_external_phy].line_speed;
6402                 vars->duplex = phy_vars[active_external_phy].duplex;
6403                 if (params->phy[active_external_phy].supported &
6404                     ELINK_SUPPORTED_FIBRE)
6405                         vars->link_status |= LINK_STATUS_SERDES_LINK;
6406                 else
6407                         vars->link_status &= ~LINK_STATUS_SERDES_LINK;
6408
6409                 vars->eee_status = phy_vars[active_external_phy].eee_status;
6410
6411                 PMD_DRV_LOG(DEBUG, sc, "Active external phy selected: %x",
6412                             active_external_phy);
6413         }
6414
6415         for (phy_index = ELINK_EXT_PHY1; phy_index < params->num_phys;
6416              phy_index++) {
6417                 if (params->phy[phy_index].flags &
6418                     ELINK_FLAGS_REARM_LATCH_SIGNAL) {
6419                         elink_rearm_latch_signal(sc, port,
6420                                                  phy_index ==
6421                                                  active_external_phy);
6422                         break;
6423                 }
6424         }
6425         PMD_DRV_LOG(DEBUG, sc, "vars->flow_ctrl = 0x%x, vars->link_status = 0x%x,"
6426                     " ext_phy_line_speed = %d", vars->flow_ctrl,
6427                     vars->link_status, ext_phy_line_speed);
6428         /* Upon link speed change set the NIG into drain mode. Comes to
6429          * deals with possible FIFO glitch due to clk change when speed
6430          * is decreased without link down indicator
6431          */
6432
6433         if (vars->phy_link_up) {
6434                 if (!(ELINK_SINGLE_MEDIA_DIRECT(params)) && ext_phy_link_up &&
6435                     (ext_phy_line_speed != vars->line_speed)) {
6436                         PMD_DRV_LOG(DEBUG, sc, "Internal link speed %d is"
6437                                     " different than the external"
6438                                     " link speed %d", vars->line_speed,
6439                                     ext_phy_line_speed);
6440                         vars->phy_link_up = 0;
6441                 } else if (prev_line_speed != vars->line_speed) {
6442                         REG_WR(sc,
6443                                NIG_REG_EGRESS_DRAIN0_MODE + params->port * 4,
6444                                0);
6445                         DELAY(1000 * 1);
6446                 }
6447         }
6448
6449         /* Anything 10 and over uses the bmac */
6450         link_10g_plus = (vars->line_speed >= ELINK_SPEED_10000);
6451
6452         elink_link_int_ack(params, vars, link_10g_plus);
6453
6454         /* In case external phy link is up, and internal link is down
6455          * (not initialized yet probably after link initialization, it
6456          * needs to be initialized.
6457          * Note that after link down-up as result of cable plug, the xgxs
6458          * link would probably become up again without the need
6459          * initialize it
6460          */
6461         if (!(ELINK_SINGLE_MEDIA_DIRECT(params))) {
6462                 PMD_DRV_LOG(DEBUG, sc, "ext_phy_link_up = %d, int_link_up = %d,"
6463                             " init_preceding = %d", ext_phy_link_up,
6464                             vars->phy_link_up,
6465                             params->phy[ELINK_EXT_PHY1].flags &
6466                             ELINK_FLAGS_INIT_XGXS_FIRST);
6467                 if (!(params->phy[ELINK_EXT_PHY1].flags &
6468                       ELINK_FLAGS_INIT_XGXS_FIRST)
6469                     && ext_phy_link_up && !vars->phy_link_up) {
6470                         vars->line_speed = ext_phy_line_speed;
6471                         if (vars->line_speed < ELINK_SPEED_1000)
6472                                 vars->phy_flags |= PHY_SGMII_FLAG;
6473                         else
6474                                 vars->phy_flags &= ~PHY_SGMII_FLAG;
6475
6476                         if (params->phy[ELINK_INT_PHY].config_init)
6477                                 params->phy[ELINK_INT_PHY].config_init(&params->
6478                                                                        phy
6479                                                                        [ELINK_INT_PHY],
6480                                                                        params,
6481                                                                        vars);
6482                 }
6483         }
6484         /* Link is up only if both local phy and external phy (in case of
6485          * non-direct board) are up and no fault detected on active PHY.
6486          */
6487         vars->link_up = (vars->phy_link_up &&
6488                          (ext_phy_link_up ||
6489                           ELINK_SINGLE_MEDIA_DIRECT(params)) &&
6490                          (phy_vars[active_external_phy].fault_detected == 0));
6491
6492         /* Update the PFC configuration in case it was changed */
6493         if (params->feature_config_flags & ELINK_FEATURE_CONFIG_PFC_ENABLED)
6494                 vars->link_status |= LINK_STATUS_PFC_ENABLED;
6495         else
6496                 vars->link_status &= ~LINK_STATUS_PFC_ENABLED;
6497
6498         if (vars->link_up)
6499                 rc = elink_update_link_up(params, vars, link_10g_plus);
6500         else
6501                 rc = elink_update_link_down(params, vars);
6502
6503         /* Update MCP link status was changed */
6504         if (params->
6505             feature_config_flags & ELINK_FEATURE_CONFIG_BC_SUPPORTS_AFEX)
6506                 elink_cb_fw_command(sc, DRV_MSG_CODE_LINK_STATUS_CHANGED, 0);
6507
6508         return rc;
6509 }
6510
6511 /*****************************************************************************/
6512 /*                          External Phy section                             */
6513 /*****************************************************************************/
6514 static void elink_ext_phy_hw_reset(struct bnx2x_softc *sc, uint8_t port)
6515 {
6516         elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_1,
6517                             MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
6518         DELAY(1000 * 1);
6519         elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_1,
6520                             MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
6521 }
6522
6523 static void elink_save_spirom_version(struct bnx2x_softc *sc,
6524                                       __rte_unused uint8_t port,
6525                                       uint32_t spirom_ver, uint32_t ver_addr)
6526 {
6527         PMD_DRV_LOG(DEBUG, sc, "FW version 0x%x:0x%x for port %d",
6528                     (uint16_t) (spirom_ver >> 16), (uint16_t) spirom_ver, port);
6529
6530         if (ver_addr)
6531                 REG_WR(sc, ver_addr, spirom_ver);
6532 }
6533
6534 static void elink_save_bnx2x_spirom_ver(struct bnx2x_softc *sc,
6535                                       struct elink_phy *phy, uint8_t port)
6536 {
6537         uint16_t fw_ver1, fw_ver2;
6538
6539         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD,
6540                         MDIO_PMA_REG_ROM_VER1, &fw_ver1);
6541         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD,
6542                         MDIO_PMA_REG_ROM_VER2, &fw_ver2);
6543         elink_save_spirom_version(sc, port,
6544                                   (uint32_t) (fw_ver1 << 16 | fw_ver2),
6545                                   phy->ver_addr);
6546 }
6547
6548 static void elink_ext_phy_10G_an_resolve(struct bnx2x_softc *sc,
6549                                          struct elink_phy *phy,
6550                                          struct elink_vars *vars)
6551 {
6552         uint16_t val;
6553         elink_cl45_read(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_STATUS, &val);
6554         elink_cl45_read(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_STATUS, &val);
6555         if (val & (1 << 5))
6556                 vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
6557         if ((val & (1 << 0)) == 0)
6558                 vars->link_status |= LINK_STATUS_PARALLEL_DETECTION_USED;
6559 }
6560
6561 /******************************************************************/
6562 /*              common BNX2X8073/BNX2X8727 PHY SECTION            */
6563 /******************************************************************/
6564 static void elink_8073_resolve_fc(struct elink_phy *phy,
6565                                   struct elink_params *params,
6566                                   struct elink_vars *vars)
6567 {
6568         struct bnx2x_softc *sc = params->sc;
6569         if (phy->req_line_speed == ELINK_SPEED_10 ||
6570             phy->req_line_speed == ELINK_SPEED_100) {
6571                 vars->flow_ctrl = phy->req_flow_ctrl;
6572                 return;
6573         }
6574
6575         if (elink_ext_phy_resolve_fc(phy, params, vars) &&
6576             (vars->flow_ctrl == ELINK_FLOW_CTRL_NONE)) {
6577                 uint16_t pause_result;
6578                 uint16_t ld_pause;      /* local */
6579                 uint16_t lp_pause;      /* link partner */
6580                 elink_cl45_read(sc, phy,
6581                                 MDIO_AN_DEVAD,
6582                                 MDIO_AN_REG_CL37_FC_LD, &ld_pause);
6583
6584                 elink_cl45_read(sc, phy,
6585                                 MDIO_AN_DEVAD,
6586                                 MDIO_AN_REG_CL37_FC_LP, &lp_pause);
6587                 pause_result = (ld_pause &
6588                                 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 5;
6589                 pause_result |= (lp_pause &
6590                                  MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 7;
6591
6592                 elink_pause_resolve(vars, pause_result);
6593                 PMD_DRV_LOG(DEBUG, sc, "Ext PHY CL37 pause result 0x%x",
6594                             pause_result);
6595         }
6596 }
6597
6598 static elink_status_t elink_8073_8727_external_rom_boot(struct bnx2x_softc *sc,
6599                                                         struct elink_phy *phy,
6600                                                         uint8_t port)
6601 {
6602         uint32_t count = 0;
6603         uint16_t fw_ver1 = 0, fw_msgout;
6604         elink_status_t rc = ELINK_STATUS_OK;
6605
6606         /* Boot port from external ROM  */
6607         /* EDC grst */
6608         elink_cl45_write(sc, phy,
6609                          MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);
6610
6611         /* Ucode reboot and rst */
6612         elink_cl45_write(sc, phy,
6613                          MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x008c);
6614
6615         elink_cl45_write(sc, phy,
6616                          MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL1, 0x0001);
6617
6618         /* Reset internal microprocessor */
6619         elink_cl45_write(sc, phy,
6620                          MDIO_PMA_DEVAD,
6621                          MDIO_PMA_REG_GEN_CTRL,
6622                          MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
6623
6624         /* Release srst bit */
6625         elink_cl45_write(sc, phy,
6626                          MDIO_PMA_DEVAD,
6627                          MDIO_PMA_REG_GEN_CTRL,
6628                          MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
6629
6630         /* Delay 100ms per the PHY specifications */
6631         DELAY(1000 * 100);
6632
6633         /* 8073 sometimes taking longer to download */
6634         do {
6635                 count++;
6636                 if (count > 300) {
6637                         PMD_DRV_LOG(DEBUG, sc,
6638                                     "elink_8073_8727_external_rom_boot port %x:"
6639                                     "Download failed. fw version = 0x%x",
6640                                     port, fw_ver1);
6641                         rc = ELINK_STATUS_ERROR;
6642                         break;
6643                 }
6644
6645                 elink_cl45_read(sc, phy,
6646                                 MDIO_PMA_DEVAD,
6647                                 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
6648                 elink_cl45_read(sc, phy,
6649                                 MDIO_PMA_DEVAD,
6650                                 MDIO_PMA_REG_M8051_MSGOUT_REG, &fw_msgout);
6651
6652                 DELAY(1000 * 1);
6653         } while (fw_ver1 == 0 || fw_ver1 == 0x4321 ||
6654                  ((fw_msgout & 0xff) != 0x03 && (phy->type ==
6655                                                  PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8073)));
6656
6657         /* Clear ser_boot_ctl bit */
6658         elink_cl45_write(sc, phy,
6659                          MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL1, 0x0000);
6660         elink_save_bnx2x_spirom_ver(sc, phy, port);
6661
6662         PMD_DRV_LOG(DEBUG, sc,
6663                     "elink_8073_8727_external_rom_boot port %x:"
6664                     "Download complete. fw version = 0x%x", port, fw_ver1);
6665
6666         return rc;
6667 }
6668
6669 /******************************************************************/
6670 /*                      BNX2X8073 PHY SECTION                     */
6671 /******************************************************************/
6672 static elink_status_t elink_8073_is_snr_needed(struct bnx2x_softc *sc,
6673                                                struct elink_phy *phy)
6674 {
6675         /* This is only required for 8073A1, version 102 only */
6676         uint16_t val;
6677
6678         /* Read 8073 HW revision */
6679         elink_cl45_read(sc, phy,
6680                         MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_CHIP_REV, &val);
6681
6682         if (val != 1) {
6683                 /* No need to workaround in 8073 A1 */
6684                 return ELINK_STATUS_OK;
6685         }
6686
6687         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_ROM_VER2, &val);
6688
6689         /* SNR should be applied only for version 0x102 */
6690         if (val != 0x102)
6691                 return ELINK_STATUS_OK;
6692
6693         return ELINK_STATUS_ERROR;
6694 }
6695
6696 static elink_status_t elink_8073_xaui_wa(struct bnx2x_softc *sc,
6697                                          struct elink_phy *phy)
6698 {
6699         uint16_t val, cnt, cnt1;
6700
6701         elink_cl45_read(sc, phy,
6702                         MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_CHIP_REV, &val);
6703
6704         if (val > 0) {
6705                 /* No need to workaround in 8073 A1 */
6706                 return ELINK_STATUS_OK;
6707         }
6708         /* XAUI workaround in 8073 A0: */
6709
6710         /* After loading the boot ROM and restarting Autoneg, poll
6711          * Dev1, Reg $C820:
6712          */
6713
6714         for (cnt = 0; cnt < 1000; cnt++) {
6715                 elink_cl45_read(sc, phy,
6716                                 MDIO_PMA_DEVAD,
6717                                 MDIO_PMA_REG_8073_SPEED_LINK_STATUS, &val);
6718                 /* If bit [14] = 0 or bit [13] = 0, continue on with
6719                  * system initialization (XAUI work-around not required, as
6720                  * these bits indicate 2.5G or 1G link up).
6721                  */
6722                 if (!(val & (1 << 14)) || !(val & (1 << 13))) {
6723                         PMD_DRV_LOG(DEBUG, sc, "XAUI work-around not required");
6724                         return ELINK_STATUS_OK;
6725                 } else if (!(val & (1 << 15))) {
6726                         PMD_DRV_LOG(DEBUG, sc, "bit 15 went off");
6727                         /* If bit 15 is 0, then poll Dev1, Reg $C841 until it's
6728                          * MSB (bit15) goes to 1 (indicating that the XAUI
6729                          * workaround has completed), then continue on with
6730                          * system initialization.
6731                          */
6732                         for (cnt1 = 0; cnt1 < 1000; cnt1++) {
6733                                 elink_cl45_read(sc, phy,
6734                                                 MDIO_PMA_DEVAD,
6735                                                 MDIO_PMA_REG_8073_XAUI_WA,
6736                                                 &val);
6737                                 if (val & (1 << 15)) {
6738                                         PMD_DRV_LOG(DEBUG, sc,
6739                                                     "XAUI workaround has completed");
6740                                         return ELINK_STATUS_OK;
6741                                 }
6742                                 DELAY(1000 * 3);
6743                         }
6744                         break;
6745                 }
6746                 DELAY(1000 * 3);
6747         }
6748         PMD_DRV_LOG(DEBUG, sc, "Warning: XAUI work-around timeout !!!");
6749         return ELINK_STATUS_ERROR;
6750 }
6751
6752 static void elink_807x_force_10G(struct bnx2x_softc *sc, struct elink_phy *phy)
6753 {
6754         /* Force KR or KX */
6755         elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
6756         elink_cl45_write(sc, phy,
6757                          MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0x000b);
6758         elink_cl45_write(sc, phy,
6759                          MDIO_PMA_DEVAD, MDIO_PMA_REG_BNX2X_CTRL, 0x0000);
6760         elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
6761 }
6762
6763 static void elink_8073_set_pause_cl37(struct elink_params *params,
6764                                       struct elink_phy *phy,
6765                                       struct elink_vars *vars)
6766 {
6767         uint16_t cl37_val;
6768         struct bnx2x_softc *sc = params->sc;
6769         elink_cl45_read(sc, phy,
6770                         MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &cl37_val);
6771
6772         cl37_val &= ~MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
6773         /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
6774         elink_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
6775         if ((vars->ieee_fc &
6776              MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) ==
6777             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) {
6778                 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC;
6779         }
6780         if ((vars->ieee_fc &
6781              MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
6782             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
6783                 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
6784         }
6785         if ((vars->ieee_fc &
6786              MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
6787             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
6788                 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
6789         }
6790         PMD_DRV_LOG(DEBUG, sc, "Ext phy AN advertize cl37 0x%x", cl37_val);
6791
6792         elink_cl45_write(sc, phy,
6793                          MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, cl37_val);
6794         DELAY(1000 * 500);
6795 }
6796
6797 static void elink_8073_specific_func(struct elink_phy *phy,
6798                                      struct elink_params *params,
6799                                      uint32_t action)
6800 {
6801         struct bnx2x_softc *sc = params->sc;
6802         switch (action) {
6803         case ELINK_PHY_INIT:
6804                 /* Enable LASI */
6805                 elink_cl45_write(sc, phy,
6806                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
6807                                  (1 << 2));
6808                 elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,
6809                                  0x0004);
6810                 break;
6811         }
6812 }
6813
6814 static uint8_t elink_8073_config_init(struct elink_phy *phy,
6815                                       struct elink_params *params,
6816                                       struct elink_vars *vars)
6817 {
6818         struct bnx2x_softc *sc = params->sc;
6819         uint16_t val = 0, tmp1;
6820         uint8_t gpio_port;
6821         PMD_DRV_LOG(DEBUG, sc, "Init 8073");
6822
6823         if (CHIP_IS_E2(sc))
6824                 gpio_port = SC_PATH(sc);
6825         else
6826                 gpio_port = params->port;
6827         /* Restore normal power mode */
6828         elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_2,
6829                             MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
6830
6831         elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_1,
6832                             MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
6833
6834         elink_8073_specific_func(phy, params, ELINK_PHY_INIT);
6835         elink_8073_set_pause_cl37(params, phy, vars);
6836
6837         elink_cl45_read(sc, phy,
6838                         MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
6839
6840         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
6841
6842         PMD_DRV_LOG(DEBUG, sc, "Before rom RX_ALARM(port1): 0x%x", tmp1);
6843
6844         /* Swap polarity if required - Must be done only in non-1G mode */
6845         if (params->lane_config & PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
6846                 /* Configure the 8073 to swap _P and _N of the KR lines */
6847                 PMD_DRV_LOG(DEBUG, sc, "Swapping polarity for the 8073");
6848                 /* 10G Rx/Tx and 1G Tx signal polarity swap */
6849                 elink_cl45_read(sc, phy,
6850                                 MDIO_PMA_DEVAD,
6851                                 MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL, &val);
6852                 elink_cl45_write(sc, phy,
6853                                  MDIO_PMA_DEVAD,
6854                                  MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL,
6855                                  (val | (3 << 9)));
6856         }
6857
6858         /* Enable CL37 BAM */
6859         if (REG_RD(sc, params->shmem_base +
6860                    offsetof(struct shmem_region,
6861                             dev_info.port_hw_config[params->port].
6862                             default_cfg)) &
6863             PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
6864
6865                 elink_cl45_read(sc, phy,
6866                                 MDIO_AN_DEVAD, MDIO_AN_REG_8073_BAM, &val);
6867                 elink_cl45_write(sc, phy,
6868                                  MDIO_AN_DEVAD, MDIO_AN_REG_8073_BAM, val | 1);
6869                 PMD_DRV_LOG(DEBUG, sc, "Enable CL37 BAM on KR");
6870         }
6871         if (params->loopback_mode == ELINK_LOOPBACK_EXT) {
6872                 elink_807x_force_10G(sc, phy);
6873                 PMD_DRV_LOG(DEBUG, sc, "Forced speed 10G on 807X");
6874                 return ELINK_STATUS_OK;
6875         } else {
6876                 elink_cl45_write(sc, phy,
6877                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_BNX2X_CTRL, 0x0002);
6878         }
6879         if (phy->req_line_speed != ELINK_SPEED_AUTO_NEG) {
6880                 if (phy->req_line_speed == ELINK_SPEED_10000) {
6881                         val = (1 << 7);
6882                 } else if (phy->req_line_speed == ELINK_SPEED_2500) {
6883                         val = (1 << 5);
6884                         /* Note that 2.5G works only when used with 1G
6885                          * advertisement
6886                          */
6887                 } else
6888                         val = (1 << 5);
6889         } else {
6890                 val = 0;
6891                 if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
6892                         val |= (1 << 7);
6893
6894                 /* Note that 2.5G works only when used with 1G advertisement */
6895                 if (phy->speed_cap_mask &
6896                     (PORT_HW_CFG_SPEED_CAPABILITY_D0_1G |
6897                      PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
6898                         val |= (1 << 5);
6899                 PMD_DRV_LOG(DEBUG, sc, "807x autoneg val = 0x%x", val);
6900         }
6901
6902         elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV, val);
6903         elink_cl45_read(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, &tmp1);
6904
6905         if (((phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G) &&
6906              (phy->req_line_speed == ELINK_SPEED_AUTO_NEG)) ||
6907             (phy->req_line_speed == ELINK_SPEED_2500)) {
6908                 uint16_t phy_ver;
6909                 /* Allow 2.5G for A1 and above */
6910                 elink_cl45_read(sc, phy,
6911                                 MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_CHIP_REV,
6912                                 &phy_ver);
6913                 PMD_DRV_LOG(DEBUG, sc, "Add 2.5G");
6914                 if (phy_ver > 0)
6915                         tmp1 |= 1;
6916                 else
6917                         tmp1 &= 0xfffe;
6918         } else {
6919                 PMD_DRV_LOG(DEBUG, sc, "Disable 2.5G");
6920                 tmp1 &= 0xfffe;
6921         }
6922
6923         elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, tmp1);
6924         /* Add support for CL37 (passive mode) II */
6925
6926         elink_cl45_read(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &tmp1);
6927         elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD,
6928                          (tmp1 | ((phy->req_duplex == DUPLEX_FULL) ?
6929                                   0x20 : 0x40)));
6930
6931         /* Add support for CL37 (passive mode) III */
6932         elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
6933
6934         /* The SNR will improve about 2db by changing BW and FEE main
6935          * tap. Rest commands are executed after link is up
6936          * Change FFE main cursor to 5 in EDC register
6937          */
6938         if (elink_8073_is_snr_needed(sc, phy))
6939                 elink_cl45_write(sc, phy,
6940                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_EDC_FFE_MAIN,
6941                                  0xFB0C);
6942
6943         /* Enable FEC (Forware Error Correction) Request in the AN */
6944         elink_cl45_read(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, &tmp1);
6945         tmp1 |= (1 << 15);
6946         elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, tmp1);
6947
6948         elink_ext_phy_set_pause(params, phy, vars);
6949
6950         /* Restart autoneg */
6951         DELAY(1000 * 500);
6952         elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
6953         PMD_DRV_LOG(DEBUG, sc, "807x Autoneg Restart: Advertise 1G=%x, 10G=%x",
6954                     ((val & (1 << 5)) > 0), ((val & (1 << 7)) > 0));
6955         return ELINK_STATUS_OK;
6956 }
6957
6958 static uint8_t elink_8073_read_status(struct elink_phy *phy,
6959                                       struct elink_params *params,
6960                                       struct elink_vars *vars)
6961 {
6962         struct bnx2x_softc *sc = params->sc;
6963         uint8_t link_up = 0;
6964         uint16_t val1, val2;
6965         uint16_t link_status = 0;
6966         uint16_t an1000_status = 0;
6967
6968         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
6969
6970         PMD_DRV_LOG(DEBUG, sc, "8703 LASI status 0x%x", val1);
6971
6972         /* Clear the interrupt LASI status register */
6973         elink_cl45_read(sc, phy, MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
6974         elink_cl45_read(sc, phy, MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val1);
6975         PMD_DRV_LOG(DEBUG, sc, "807x PCS status 0x%x->0x%x", val2, val1);
6976         /* Clear MSG-OUT */
6977         elink_cl45_read(sc, phy,
6978                         MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
6979
6980         /* Check the LASI */
6981         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
6982
6983         PMD_DRV_LOG(DEBUG, sc, "KR 0x9003 0x%x", val2);
6984
6985         /* Check the link status */
6986         elink_cl45_read(sc, phy, MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
6987         PMD_DRV_LOG(DEBUG, sc, "KR PCS status 0x%x", val2);
6988
6989         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
6990         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
6991         link_up = ((val1 & 4) == 4);
6992         PMD_DRV_LOG(DEBUG, sc, "PMA_REG_STATUS=0x%x", val1);
6993
6994         if (link_up && ((phy->req_line_speed != ELINK_SPEED_10000))) {
6995                 if (elink_8073_xaui_wa(sc, phy) != 0)
6996                         return 0;
6997         }
6998         elink_cl45_read(sc, phy,
6999                         MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
7000         elink_cl45_read(sc, phy,
7001                         MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
7002
7003         /* Check the link status on 1.1.2 */
7004         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
7005         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
7006         PMD_DRV_LOG(DEBUG, sc, "KR PMA status 0x%x->0x%x,"
7007                     "an_link_status=0x%x", val2, val1, an1000_status);
7008
7009         link_up = (((val1 & 4) == 4) || (an1000_status & (1 << 1)));
7010         if (link_up && elink_8073_is_snr_needed(sc, phy)) {
7011                 /* The SNR will improve about 2dbby changing the BW and FEE main
7012                  * tap. The 1st write to change FFE main tap is set before
7013                  * restart AN. Change PLL Bandwidth in EDC register
7014                  */
7015                 elink_cl45_write(sc, phy,
7016                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_PLL_BANDWIDTH,
7017                                  0x26BC);
7018
7019                 /* Change CDR Bandwidth in EDC register */
7020                 elink_cl45_write(sc, phy,
7021                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_CDR_BANDWIDTH,
7022                                  0x0333);
7023         }
7024         elink_cl45_read(sc, phy,
7025                         MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
7026                         &link_status);
7027
7028         /* Bits 0..2 --> speed detected, bits 13..15--> link is down */
7029         if ((link_status & (1 << 2)) && (!(link_status & (1 << 15)))) {
7030                 link_up = 1;
7031                 vars->line_speed = ELINK_SPEED_10000;
7032                 PMD_DRV_LOG(DEBUG, sc, "port %x: External link up in 10G",
7033                             params->port);
7034         } else if ((link_status & (1 << 1)) && (!(link_status & (1 << 14)))) {
7035                 link_up = 1;
7036                 vars->line_speed = ELINK_SPEED_2500;
7037                 PMD_DRV_LOG(DEBUG, sc, "port %x: External link up in 2.5G",
7038                             params->port);
7039         } else if ((link_status & (1 << 0)) && (!(link_status & (1 << 13)))) {
7040                 link_up = 1;
7041                 vars->line_speed = ELINK_SPEED_1000;
7042                 PMD_DRV_LOG(DEBUG, sc, "port %x: External link up in 1G",
7043                             params->port);
7044         } else {
7045                 link_up = 0;
7046                 PMD_DRV_LOG(DEBUG, sc, "port %x: External link is down",
7047                             params->port);
7048         }
7049
7050         if (link_up) {
7051                 /* Swap polarity if required */
7052                 if (params->lane_config & PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
7053                         /* Configure the 8073 to swap P and N of the KR lines */
7054                         elink_cl45_read(sc, phy,
7055                                         MDIO_XS_DEVAD,
7056                                         MDIO_XS_REG_8073_RX_CTRL_PCIE, &val1);
7057                         /* Set bit 3 to invert Rx in 1G mode and clear this bit
7058                          * when it`s in 10G mode.
7059                          */
7060                         if (vars->line_speed == ELINK_SPEED_1000) {
7061                                 PMD_DRV_LOG(DEBUG, sc, "Swapping 1G polarity for"
7062                                             "the 8073");
7063                                 val1 |= (1 << 3);
7064                         } else
7065                                 val1 &= ~(1 << 3);
7066
7067                         elink_cl45_write(sc, phy,
7068                                          MDIO_XS_DEVAD,
7069                                          MDIO_XS_REG_8073_RX_CTRL_PCIE, val1);
7070                 }
7071                 elink_ext_phy_10G_an_resolve(sc, phy, vars);
7072                 elink_8073_resolve_fc(phy, params, vars);
7073                 vars->duplex = DUPLEX_FULL;
7074         }
7075
7076         if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
7077                 elink_cl45_read(sc, phy, MDIO_AN_DEVAD,
7078                                 MDIO_AN_REG_LP_AUTO_NEG2, &val1);
7079
7080                 if (val1 & (1 << 5))
7081                         vars->link_status |=
7082                             LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
7083                 if (val1 & (1 << 7))
7084                         vars->link_status |=
7085                             LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
7086         }
7087
7088         return link_up;
7089 }
7090
7091 static void elink_8073_link_reset(__rte_unused struct elink_phy *phy,
7092                                   struct elink_params *params)
7093 {
7094         struct bnx2x_softc *sc = params->sc;
7095         uint8_t gpio_port;
7096         if (CHIP_IS_E2(sc))
7097                 gpio_port = SC_PATH(sc);
7098         else
7099                 gpio_port = params->port;
7100         PMD_DRV_LOG(DEBUG, sc, "Setting 8073 port %d into low power mode",
7101                     gpio_port);
7102         elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_2,
7103                             MISC_REGISTERS_GPIO_OUTPUT_LOW, gpio_port);
7104 }
7105
7106 /******************************************************************/
7107 /*                      BNX2X8705 PHY SECTION                     */
7108 /******************************************************************/
7109 static uint8_t elink_8705_config_init(struct elink_phy *phy,
7110                                       struct elink_params *params,
7111                                       __rte_unused struct elink_vars
7112                                              *vars)
7113 {
7114         struct bnx2x_softc *sc = params->sc;
7115         PMD_DRV_LOG(DEBUG, sc, "init 8705");
7116         /* Restore normal power mode */
7117         elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_2,
7118                             MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
7119         /* HW reset */
7120         elink_ext_phy_hw_reset(sc, params->port);
7121         elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
7122         elink_wait_reset_complete(sc, phy, params);
7123
7124         elink_cl45_write(sc, phy,
7125                          MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL, 0x8288);
7126         elink_cl45_write(sc, phy,
7127                          MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, 0x7fbf);
7128         elink_cl45_write(sc, phy,
7129                          MDIO_PMA_DEVAD, MDIO_PMA_REG_CMU_PLL_BYPASS, 0x0100);
7130         elink_cl45_write(sc, phy, MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_CNTL, 0x1);
7131         /* BNX2X8705 doesn't have microcode, hence the 0 */
7132         elink_save_spirom_version(sc, params->port, params->shmem_base, 0);
7133         return ELINK_STATUS_OK;
7134 }
7135
7136 static uint8_t elink_8705_read_status(struct elink_phy *phy,
7137                                       struct elink_params *params,
7138                                       struct elink_vars *vars)
7139 {
7140         uint8_t link_up = 0;
7141         uint16_t val1, rx_sd;
7142         struct bnx2x_softc *sc = params->sc;
7143         PMD_DRV_LOG(DEBUG, sc, "read status 8705");
7144         elink_cl45_read(sc, phy,
7145                         MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
7146         PMD_DRV_LOG(DEBUG, sc, "8705 LASI status 0x%x", val1);
7147
7148         elink_cl45_read(sc, phy,
7149                         MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
7150         PMD_DRV_LOG(DEBUG, sc, "8705 LASI status 0x%x", val1);
7151
7152         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
7153
7154         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, 0xc809, &val1);
7155         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, 0xc809, &val1);
7156
7157         PMD_DRV_LOG(DEBUG, sc, "8705 1.c809 val=0x%x", val1);
7158         link_up = ((rx_sd & 0x1) && (val1 & (1 << 9))
7159                    && ((val1 & (1 << 8)) == 0));
7160         if (link_up) {
7161                 vars->line_speed = ELINK_SPEED_10000;
7162                 elink_ext_phy_resolve_fc(phy, params, vars);
7163         }
7164         return link_up;
7165 }
7166
7167 /******************************************************************/
7168 /*                      SFP+ module Section                       */
7169 /******************************************************************/
7170 static void elink_set_disable_pmd_transmit(struct elink_params *params,
7171                                            struct elink_phy *phy,
7172                                            uint8_t pmd_dis)
7173 {
7174         struct bnx2x_softc *sc = params->sc;
7175         /* Disable transmitter only for bootcodes which can enable it afterwards
7176          * (for D3 link)
7177          */
7178         if (pmd_dis) {
7179                 if (params->feature_config_flags &
7180                     ELINK_FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED) {
7181                         PMD_DRV_LOG(DEBUG, sc, "Disabling PMD transmitter");
7182                 } else {
7183                         PMD_DRV_LOG(DEBUG, sc, "NOT disabling PMD transmitter");
7184                         return;
7185                 }
7186         } else {
7187                 PMD_DRV_LOG(DEBUG, sc, "Enabling PMD transmitter");
7188         }
7189         elink_cl45_write(sc, phy,
7190                          MDIO_PMA_DEVAD, MDIO_PMA_REG_TX_DISABLE, pmd_dis);
7191 }
7192
7193 static uint8_t elink_get_gpio_port(struct elink_params *params)
7194 {
7195         uint8_t gpio_port;
7196         uint32_t swap_val, swap_override;
7197         struct bnx2x_softc *sc = params->sc;
7198         if (CHIP_IS_E2(sc)) {
7199                 gpio_port = SC_PATH(sc);
7200         } else {
7201                 gpio_port = params->port;
7202         }
7203         swap_val = REG_RD(sc, NIG_REG_PORT_SWAP);
7204         swap_override = REG_RD(sc, NIG_REG_STRAP_OVERRIDE);
7205         return gpio_port ^ (swap_val && swap_override);
7206 }
7207
7208 static void elink_sfp_e1e2_set_transmitter(struct elink_params *params,
7209                                            struct elink_phy *phy, uint8_t tx_en)
7210 {
7211         uint16_t val;
7212         uint8_t port = params->port;
7213         struct bnx2x_softc *sc = params->sc;
7214         uint32_t tx_en_mode;
7215
7216         /* Disable/Enable transmitter ( TX laser of the SFP+ module.) */
7217         tx_en_mode = REG_RD(sc, params->shmem_base +
7218                             offsetof(struct shmem_region,
7219                                      dev_info.port_hw_config[port].sfp_ctrl)) &
7220             PORT_HW_CFG_TX_LASER_MASK;
7221         PMD_DRV_LOG(DEBUG, sc, "Setting transmitter tx_en=%x for port %x "
7222                     "mode = %x", tx_en, port, tx_en_mode);
7223         switch (tx_en_mode) {
7224         case PORT_HW_CFG_TX_LASER_MDIO:
7225
7226                 elink_cl45_read(sc, phy,
7227                                 MDIO_PMA_DEVAD,
7228                                 MDIO_PMA_REG_PHY_IDENTIFIER, &val);
7229
7230                 if (tx_en)
7231                         val &= ~(1 << 15);
7232                 else
7233                         val |= (1 << 15);
7234
7235                 elink_cl45_write(sc, phy,
7236                                  MDIO_PMA_DEVAD,
7237                                  MDIO_PMA_REG_PHY_IDENTIFIER, val);
7238                 break;
7239         case PORT_HW_CFG_TX_LASER_GPIO0:
7240         case PORT_HW_CFG_TX_LASER_GPIO1:
7241         case PORT_HW_CFG_TX_LASER_GPIO2:
7242         case PORT_HW_CFG_TX_LASER_GPIO3:
7243                 {
7244                         uint16_t gpio_pin;
7245                         uint8_t gpio_port, gpio_mode;
7246                         if (tx_en)
7247                                 gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_HIGH;
7248                         else
7249                                 gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_LOW;
7250
7251                         gpio_pin = tx_en_mode - PORT_HW_CFG_TX_LASER_GPIO0;
7252                         gpio_port = elink_get_gpio_port(params);
7253                         elink_cb_gpio_write(sc, gpio_pin, gpio_mode, gpio_port);
7254                         break;
7255                 }
7256         default:
7257                 PMD_DRV_LOG(DEBUG, sc,
7258                             "Invalid TX_LASER_MDIO 0x%x", tx_en_mode);
7259                 break;
7260         }
7261 }
7262
7263 static void elink_sfp_set_transmitter(struct elink_params *params,
7264                                       struct elink_phy *phy, uint8_t tx_en)
7265 {
7266         struct bnx2x_softc *sc = params->sc;
7267         PMD_DRV_LOG(DEBUG, sc, "Setting SFP+ transmitter to %d", tx_en);
7268         if (CHIP_IS_E3(sc))
7269                 elink_sfp_e3_set_transmitter(params, phy, tx_en);
7270         else
7271                 elink_sfp_e1e2_set_transmitter(params, phy, tx_en);
7272 }
7273
7274 static elink_status_t elink_8726_read_sfp_module_eeprom(struct elink_phy *phy,
7275                                                         struct elink_params
7276                                                         *params,
7277                                                         uint8_t dev_addr,
7278                                                         uint16_t addr,
7279                                                         uint8_t byte_cnt,
7280                                                         uint8_t * o_buf,
7281                                                         __rte_unused uint8_t
7282                                                         is_init)
7283 {
7284         struct bnx2x_softc *sc = params->sc;
7285         uint16_t val = 0;
7286         uint16_t i;
7287         if (byte_cnt > ELINK_SFP_EEPROM_PAGE_SIZE) {
7288                 PMD_DRV_LOG(DEBUG, sc, "Reading from eeprom is limited to 0xf");
7289                 return ELINK_STATUS_ERROR;
7290         }
7291         /* Set the read command byte count */
7292         elink_cl45_write(sc, phy,
7293                          MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
7294                          (byte_cnt | (dev_addr << 8)));
7295
7296         /* Set the read command address */
7297         elink_cl45_write(sc, phy,
7298                          MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
7299                          addr);
7300
7301         /* Activate read command */
7302         elink_cl45_write(sc, phy,
7303                          MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
7304                          0x2c0f);
7305
7306         /* Wait up to 500us for command complete status */
7307         for (i = 0; i < 100; i++) {
7308                 elink_cl45_read(sc, phy,
7309                                 MDIO_PMA_DEVAD,
7310                                 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
7311                 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
7312                     MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
7313                         break;
7314                 DELAY(5);
7315         }
7316
7317         if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
7318             MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
7319                 PMD_DRV_LOG(DEBUG, sc,
7320                             "Got bad status 0x%x when reading from SFP+ EEPROM",
7321                             (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
7322                 return ELINK_STATUS_ERROR;
7323         }
7324
7325         /* Read the buffer */
7326         for (i = 0; i < byte_cnt; i++) {
7327                 elink_cl45_read(sc, phy,
7328                                 MDIO_PMA_DEVAD,
7329                                 MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF + i, &val);
7330                 o_buf[i] =
7331                     (uint8_t) (val & MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK);
7332         }
7333
7334         for (i = 0; i < 100; i++) {
7335                 elink_cl45_read(sc, phy,
7336                                 MDIO_PMA_DEVAD,
7337                                 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
7338                 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
7339                     MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
7340                         return ELINK_STATUS_OK;
7341                 DELAY(1000 * 1);
7342         }
7343         return ELINK_STATUS_ERROR;
7344 }
7345
7346 static void elink_warpcore_power_module(struct elink_params *params,
7347                                         uint8_t power)
7348 {
7349         uint32_t pin_cfg;
7350         struct bnx2x_softc *sc = params->sc;
7351
7352         pin_cfg = (REG_RD(sc, params->shmem_base +
7353                           offsetof(struct shmem_region,
7354                                    dev_info.port_hw_config[params->port].
7355                                    e3_sfp_ctrl)) & PORT_HW_CFG_E3_PWR_DIS_MASK)
7356             >> PORT_HW_CFG_E3_PWR_DIS_SHIFT;
7357
7358         if (pin_cfg == PIN_CFG_NA)
7359                 return;
7360         PMD_DRV_LOG(DEBUG, sc, "Setting SFP+ module power to %d using pin cfg %d",
7361                     power, pin_cfg);
7362         /* Low ==> corresponding SFP+ module is powered
7363          * high ==> the SFP+ module is powered down
7364          */
7365         elink_set_cfg_pin(sc, pin_cfg, power ^ 1);
7366 }
7367
7368 static elink_status_t elink_warpcore_read_sfp_module_eeprom(__rte_unused struct
7369                                                             elink_phy *phy,
7370                                                             struct elink_params
7371                                                             *params,
7372                                                             uint8_t dev_addr,
7373                                                             uint16_t addr,
7374                                                             uint8_t byte_cnt,
7375                                                             uint8_t * o_buf,
7376                                                             uint8_t is_init)
7377 {
7378         elink_status_t rc = ELINK_STATUS_OK;
7379         uint8_t i, j = 0, cnt = 0;
7380         uint32_t data_array[4];
7381         uint16_t addr32;
7382         struct bnx2x_softc *sc = params->sc;
7383
7384         if (byte_cnt > ELINK_SFP_EEPROM_PAGE_SIZE) {
7385                 PMD_DRV_LOG(DEBUG, sc,
7386                             "Reading from eeprom is limited to 16 bytes");
7387                 return ELINK_STATUS_ERROR;
7388         }
7389
7390         /* 4 byte aligned address */
7391         addr32 = addr & (~0x3);
7392         do {
7393                 if ((!is_init) && (cnt == I2C_WA_PWR_ITER)) {
7394                         elink_warpcore_power_module(params, 0);
7395                         /* Note that 100us are not enough here */
7396                         DELAY(1000 * 1);
7397                         elink_warpcore_power_module(params, 1);
7398                 }
7399                 rc = elink_bsc_read(params, sc, dev_addr, addr32, 0, byte_cnt,
7400                                     data_array);
7401         } while ((rc != ELINK_STATUS_OK) && (++cnt < I2C_WA_RETRY_CNT));
7402
7403         if (rc == ELINK_STATUS_OK) {
7404                 for (i = (addr - addr32); i < byte_cnt + (addr - addr32); i++) {
7405                         o_buf[j] = *((uint8_t *) data_array + i);
7406                         j++;
7407                 }
7408         }
7409
7410         return rc;
7411 }
7412
7413 static elink_status_t elink_8727_read_sfp_module_eeprom(struct elink_phy *phy,
7414                                                         struct elink_params
7415                                                         *params,
7416                                                         uint8_t dev_addr,
7417                                                         uint16_t addr,
7418                                                         uint8_t byte_cnt,
7419                                                         uint8_t * o_buf,
7420                                                         __rte_unused uint8_t
7421                                                         is_init)
7422 {
7423         struct bnx2x_softc *sc = params->sc;
7424         uint16_t val, i;
7425
7426         if (byte_cnt > ELINK_SFP_EEPROM_PAGE_SIZE) {
7427                 PMD_DRV_LOG(DEBUG, sc, "Reading from eeprom is limited to 0xf");
7428                 return ELINK_STATUS_ERROR;
7429         }
7430
7431         /* Set 2-wire transfer rate of SFP+ module EEPROM
7432          * to 100Khz since some DACs(direct attached cables) do
7433          * not work at 400Khz.
7434          */
7435         elink_cl45_write(sc, phy,
7436                          MDIO_PMA_DEVAD,
7437                          MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR,
7438                          ((dev_addr << 8) | 1));
7439
7440         /* Need to read from 1.8000 to clear it */
7441         elink_cl45_read(sc, phy,
7442                         MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
7443
7444         /* Set the read command byte count */
7445         elink_cl45_write(sc, phy,
7446                          MDIO_PMA_DEVAD,
7447                          MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
7448                          ((byte_cnt < 2) ? 2 : byte_cnt));
7449
7450         /* Set the read command address */
7451         elink_cl45_write(sc, phy,
7452                          MDIO_PMA_DEVAD,
7453                          MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR, addr);
7454         /* Set the destination address */
7455         elink_cl45_write(sc, phy,
7456                          MDIO_PMA_DEVAD,
7457                          0x8004, MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF);
7458
7459         /* Activate read command */
7460         elink_cl45_write(sc, phy,
7461                          MDIO_PMA_DEVAD,
7462                          MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, 0x8002);
7463         /* Wait appropriate time for two-wire command to finish before
7464          * polling the status register
7465          */
7466         DELAY(1000 * 1);
7467
7468         /* Wait up to 500us for command complete status */
7469         for (i = 0; i < 100; i++) {
7470                 elink_cl45_read(sc, phy,
7471                                 MDIO_PMA_DEVAD,
7472                                 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
7473                 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
7474                     MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
7475                         break;
7476                 DELAY(5);
7477         }
7478
7479         if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
7480             MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
7481                 PMD_DRV_LOG(DEBUG, sc,
7482                             "Got bad status 0x%x when reading from SFP+ EEPROM",
7483                             (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
7484                 return ELINK_STATUS_TIMEOUT;
7485         }
7486
7487         /* Read the buffer */
7488         for (i = 0; i < byte_cnt; i++) {
7489                 elink_cl45_read(sc, phy,
7490                                 MDIO_PMA_DEVAD,
7491                                 MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF + i, &val);
7492                 o_buf[i] =
7493                     (uint8_t) (val & MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK);
7494         }
7495
7496         for (i = 0; i < 100; i++) {
7497                 elink_cl45_read(sc, phy,
7498                                 MDIO_PMA_DEVAD,
7499                                 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
7500                 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
7501                     MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
7502                         return ELINK_STATUS_OK;
7503                 DELAY(1000 * 1);
7504         }
7505
7506         return ELINK_STATUS_ERROR;
7507 }
7508
7509 static elink_status_t elink_read_sfp_module_eeprom(struct elink_phy *phy,
7510                                                    struct elink_params *params,
7511                                                    uint8_t dev_addr,
7512                                                    uint16_t addr,
7513                                                    uint16_t byte_cnt,
7514                                                    uint8_t * o_buf)
7515 {
7516         elink_status_t rc = ELINK_STATUS_OK;
7517         uint8_t xfer_size;
7518         uint8_t *user_data = o_buf;
7519         read_sfp_module_eeprom_func_p read_func;
7520
7521         if ((dev_addr != 0xa0) && (dev_addr != 0xa2)) {
7522                 PMD_DRV_LOG(DEBUG, params->sc,
7523                             "invalid dev_addr 0x%x", dev_addr);
7524                 return ELINK_STATUS_ERROR;
7525         }
7526
7527         switch (phy->type) {
7528         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8726:
7529                 read_func = elink_8726_read_sfp_module_eeprom;
7530                 break;
7531         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8727:
7532         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8722:
7533                 read_func = elink_8727_read_sfp_module_eeprom;
7534                 break;
7535         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7536                 read_func = elink_warpcore_read_sfp_module_eeprom;
7537                 break;
7538         default:
7539                 return ELINK_OP_NOT_SUPPORTED;
7540         }
7541
7542         while (!rc && (byte_cnt > 0)) {
7543                 xfer_size = (byte_cnt > ELINK_SFP_EEPROM_PAGE_SIZE) ?
7544                     ELINK_SFP_EEPROM_PAGE_SIZE : byte_cnt;
7545                 rc = read_func(phy, params, dev_addr, addr, xfer_size,
7546                                user_data, 0);
7547                 byte_cnt -= xfer_size;
7548                 user_data += xfer_size;
7549                 addr += xfer_size;
7550         }
7551         return rc;
7552 }
7553
7554 static elink_status_t elink_get_edc_mode(struct elink_phy *phy,
7555                                          struct elink_params *params,
7556                                          uint16_t * edc_mode)
7557 {
7558         struct bnx2x_softc *sc = params->sc;
7559         uint32_t sync_offset = 0, phy_idx, media_types;
7560         uint8_t gport, val[2], check_limiting_mode = 0;
7561         *edc_mode = ELINK_EDC_MODE_LIMITING;
7562         phy->media_type = ELINK_ETH_PHY_UNSPECIFIED;
7563         /* First check for copper cable */
7564         if (elink_read_sfp_module_eeprom(phy,
7565                                          params,
7566                                          ELINK_I2C_DEV_ADDR_A0,
7567                                          ELINK_SFP_EEPROM_CON_TYPE_ADDR,
7568                                          2, (uint8_t *) val) != 0) {
7569                 PMD_DRV_LOG(DEBUG, sc, "Failed to read from SFP+ module EEPROM");
7570                 return ELINK_STATUS_ERROR;
7571         }
7572
7573         switch (val[0]) {
7574         case ELINK_SFP_EEPROM_CON_TYPE_VAL_COPPER:
7575                 {
7576                         uint8_t copper_module_type;
7577                         phy->media_type = ELINK_ETH_PHY_DA_TWINAX;
7578                         /* Check if its active cable (includes SFP+ module)
7579                          * of passive cable
7580                          */
7581                         if (elink_read_sfp_module_eeprom(phy,
7582                                                          params,
7583                                                          ELINK_I2C_DEV_ADDR_A0,
7584                                                          ELINK_SFP_EEPROM_FC_TX_TECH_ADDR,
7585                                                          1,
7586                                                          &copper_module_type) !=
7587                             0) {
7588                                 PMD_DRV_LOG(DEBUG, sc,
7589                                             "Failed to read copper-cable-type"
7590                                             " from SFP+ EEPROM");
7591                                 return ELINK_STATUS_ERROR;
7592                         }
7593
7594                         if (copper_module_type &
7595                             ELINK_SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE) {
7596                                 PMD_DRV_LOG(DEBUG, sc,
7597                                             "Active Copper cable detected");
7598                                 if (phy->type ==
7599                                     PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
7600                                         *edc_mode = ELINK_EDC_MODE_ACTIVE_DAC;
7601                                 else
7602                                         check_limiting_mode = 1;
7603                         } else if (copper_module_type &
7604                                    ELINK_SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE)
7605                         {
7606                                 PMD_DRV_LOG(DEBUG, sc,
7607                                             "Passive Copper cable detected");
7608                                 *edc_mode = ELINK_EDC_MODE_PASSIVE_DAC;
7609                         } else {
7610                                 PMD_DRV_LOG(DEBUG, sc,
7611                                             "Unknown copper-cable-type 0x%x !!!",
7612                                             copper_module_type);
7613                                 return ELINK_STATUS_ERROR;
7614                         }
7615                         break;
7616                 }
7617         case ELINK_SFP_EEPROM_CON_TYPE_VAL_LC:
7618         case ELINK_SFP_EEPROM_CON_TYPE_VAL_RJ45:
7619                 check_limiting_mode = 1;
7620                 if ((val[1] & (ELINK_SFP_EEPROM_COMP_CODE_SR_MASK |
7621                                ELINK_SFP_EEPROM_COMP_CODE_LR_MASK |
7622                                ELINK_SFP_EEPROM_COMP_CODE_LRM_MASK)) == 0) {
7623                         PMD_DRV_LOG(DEBUG, sc, "1G SFP module detected");
7624                         gport = params->port;
7625                         phy->media_type = ELINK_ETH_PHY_SFP_1G_FIBER;
7626                         if (phy->req_line_speed != ELINK_SPEED_1000) {
7627                                 phy->req_line_speed = ELINK_SPEED_1000;
7628                                 if (!CHIP_IS_E1x(sc)) {
7629                                         gport = SC_PATH(sc) +
7630                                             (params->port << 1);
7631                                 }
7632                                 elink_cb_event_log(sc, ELINK_LOG_ID_NON_10G_MODULE, gport);     //"Warning: Link speed was forced to 1000Mbps."
7633                                 // " Current SFP module in port %d is not"
7634                                 // " compliant with 10G Ethernet",
7635
7636                         }
7637                 } else {
7638                         int idx, cfg_idx = 0;
7639                         PMD_DRV_LOG(DEBUG, sc, "10G Optic module detected");
7640                         for (idx = ELINK_INT_PHY; idx < ELINK_MAX_PHYS; idx++) {
7641                                 if (params->phy[idx].type == phy->type) {
7642                                         cfg_idx = ELINK_LINK_CONFIG_IDX(idx);
7643                                         break;
7644                                 }
7645                         }
7646                         phy->media_type = ELINK_ETH_PHY_SFPP_10G_FIBER;
7647                         phy->req_line_speed = params->req_line_speed[cfg_idx];
7648                 }
7649                 break;
7650         default:
7651                 PMD_DRV_LOG(DEBUG, sc, "Unable to determine module type 0x%x !!!",
7652                             val[0]);
7653                 return ELINK_STATUS_ERROR;
7654         }
7655         sync_offset = params->shmem_base +
7656             offsetof(struct shmem_region,
7657                      dev_info.port_hw_config[params->port].media_type);
7658         media_types = REG_RD(sc, sync_offset);
7659         /* Update media type for non-PMF sync */
7660         for (phy_idx = ELINK_INT_PHY; phy_idx < ELINK_MAX_PHYS; phy_idx++) {
7661                 if (&(params->phy[phy_idx]) == phy) {
7662                         media_types &= ~(PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
7663                                          (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
7664                                           phy_idx));
7665                         media_types |=
7666                             ((phy->
7667                               media_type & PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
7668                              (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
7669                         break;
7670                 }
7671         }
7672         REG_WR(sc, sync_offset, media_types);
7673         if (check_limiting_mode) {
7674                 uint8_t options[ELINK_SFP_EEPROM_OPTIONS_SIZE];
7675                 if (elink_read_sfp_module_eeprom(phy,
7676                                                  params,
7677                                                  ELINK_I2C_DEV_ADDR_A0,
7678                                                  ELINK_SFP_EEPROM_OPTIONS_ADDR,
7679                                                  ELINK_SFP_EEPROM_OPTIONS_SIZE,
7680                                                  options) != 0) {
7681                         PMD_DRV_LOG(DEBUG, sc,
7682                                     "Failed to read Option field from module EEPROM");
7683                         return ELINK_STATUS_ERROR;
7684                 }
7685                 if ((options[0] & ELINK_SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK))
7686                         *edc_mode = ELINK_EDC_MODE_LINEAR;
7687                 else
7688                         *edc_mode = ELINK_EDC_MODE_LIMITING;
7689         }
7690         PMD_DRV_LOG(DEBUG, sc, "EDC mode is set to 0x%x", *edc_mode);
7691         return ELINK_STATUS_OK;
7692 }
7693
7694 /* This function read the relevant field from the module (SFP+), and verify it
7695  * is compliant with this board
7696  */
7697 static elink_status_t elink_verify_sfp_module(struct elink_phy *phy,
7698                                               struct elink_params *params)
7699 {
7700         struct bnx2x_softc *sc = params->sc;
7701         uint32_t val, cmd;
7702         uint32_t fw_resp, fw_cmd_param;
7703         char vendor_name[ELINK_SFP_EEPROM_VENDOR_NAME_SIZE + 1];
7704         char vendor_pn[ELINK_SFP_EEPROM_PART_NO_SIZE + 1];
7705         phy->flags &= ~ELINK_FLAGS_SFP_NOT_APPROVED;
7706         val = REG_RD(sc, params->shmem_base +
7707                      offsetof(struct shmem_region,
7708                               dev_info.port_feature_config[params->port].
7709                               config));
7710         if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
7711             PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT) {
7712                 PMD_DRV_LOG(DEBUG, sc, "NOT enforcing module verification");
7713                 return ELINK_STATUS_OK;
7714         }
7715
7716         if (params->feature_config_flags &
7717             ELINK_FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY) {
7718                 /* Use specific phy request */
7719                 cmd = DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL;
7720         } else if (params->feature_config_flags &
7721                    ELINK_FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY) {
7722                 /* Use first phy request only in case of non-dual media */
7723                 if (ELINK_DUAL_MEDIA(params)) {
7724                         PMD_DRV_LOG(DEBUG, sc,
7725                                     "FW does not support OPT MDL verification");
7726                         return ELINK_STATUS_ERROR;
7727                 }
7728                 cmd = DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL;
7729         } else {
7730                 /* No support in OPT MDL detection */
7731                 PMD_DRV_LOG(DEBUG, sc, "FW does not support OPT MDL verification");
7732                 return ELINK_STATUS_ERROR;
7733         }
7734
7735         fw_cmd_param = ELINK_FW_PARAM_SET(phy->addr, phy->type, phy->mdio_ctrl);
7736         fw_resp = elink_cb_fw_command(sc, cmd, fw_cmd_param);
7737         if (fw_resp == FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS) {
7738                 PMD_DRV_LOG(DEBUG, sc, "Approved module");
7739                 return ELINK_STATUS_OK;
7740         }
7741
7742         /* Format the warning message */
7743         if (elink_read_sfp_module_eeprom(phy,
7744                                          params,
7745                                          ELINK_I2C_DEV_ADDR_A0,
7746                                          ELINK_SFP_EEPROM_VENDOR_NAME_ADDR,
7747                                          ELINK_SFP_EEPROM_VENDOR_NAME_SIZE,
7748                                          (uint8_t *) vendor_name))
7749                 vendor_name[0] = '\0';
7750         else
7751                 vendor_name[ELINK_SFP_EEPROM_VENDOR_NAME_SIZE] = '\0';
7752         if (elink_read_sfp_module_eeprom(phy,
7753                                          params,
7754                                          ELINK_I2C_DEV_ADDR_A0,
7755                                          ELINK_SFP_EEPROM_PART_NO_ADDR,
7756                                          ELINK_SFP_EEPROM_PART_NO_SIZE,
7757                                          (uint8_t *) vendor_pn))
7758                 vendor_pn[0] = '\0';
7759         else
7760                 vendor_pn[ELINK_SFP_EEPROM_PART_NO_SIZE] = '\0';
7761
7762         elink_cb_event_log(sc, ELINK_LOG_ID_UNQUAL_IO_MODULE, params->port, vendor_name, vendor_pn);    // "Warning: Unqualified SFP+ module detected,"
7763         // " Port %d from %s part number %s",
7764
7765         if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
7766             PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG)
7767                 phy->flags |= ELINK_FLAGS_SFP_NOT_APPROVED;
7768         return ELINK_STATUS_ERROR;
7769 }
7770
7771 static elink_status_t elink_wait_for_sfp_module_initialized(struct elink_phy
7772                                                             *phy,
7773                                                             struct elink_params
7774                                                             *params)
7775 {
7776         uint8_t val;
7777         elink_status_t rc;
7778         uint16_t timeout;
7779         /* Initialization time after hot-plug may take up to 300ms for
7780          * some phys type ( e.g. JDSU )
7781          */
7782
7783         for (timeout = 0; timeout < 60; timeout++) {
7784                 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
7785                         rc = elink_warpcore_read_sfp_module_eeprom(phy, params,
7786                                                                    ELINK_I2C_DEV_ADDR_A0,
7787                                                                    1, 1, &val,
7788                                                                    1);
7789                 else
7790                         rc = elink_read_sfp_module_eeprom(phy, params,
7791                                                           ELINK_I2C_DEV_ADDR_A0,
7792                                                           1, 1, &val);
7793                 if (rc == 0) {
7794                         PMD_DRV_LOG(DEBUG, params->sc,
7795                                     "SFP+ module initialization took %d ms",
7796                                     timeout * 5);
7797                         return ELINK_STATUS_OK;
7798                 }
7799                 DELAY(1000 * 5);
7800         }
7801         rc = elink_read_sfp_module_eeprom(phy, params, ELINK_I2C_DEV_ADDR_A0,
7802                                           1, 1, &val);
7803         return rc;
7804 }
7805
7806 static void elink_8727_power_module(struct bnx2x_softc *sc,
7807                                     struct elink_phy *phy, uint8_t is_power_up)
7808 {
7809         /* Make sure GPIOs are not using for LED mode */
7810         uint16_t val;
7811         /* In the GPIO register, bit 4 is use to determine if the GPIOs are
7812          * operating as INPUT or as OUTPUT. Bit 1 is for input, and 0 for
7813          * output
7814          * Bits 0-1 determine the GPIOs value for OUTPUT in case bit 4 val is 0
7815          * Bits 8-9 determine the GPIOs value for INPUT in case bit 4 val is 1
7816          * where the 1st bit is the over-current(only input), and 2nd bit is
7817          * for power( only output )
7818          *
7819          * In case of NOC feature is disabled and power is up, set GPIO control
7820          *  as input to enable listening of over-current indication
7821          */
7822         if (phy->flags & ELINK_FLAGS_NOC)
7823                 return;
7824         if (is_power_up)
7825                 val = (1 << 4);
7826         else
7827                 /* Set GPIO control to OUTPUT, and set the power bit
7828                  * to according to the is_power_up
7829                  */
7830                 val = (1 << 1);
7831
7832         elink_cl45_write(sc, phy,
7833                          MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_GPIO_CTRL, val);
7834 }
7835
7836 static elink_status_t elink_8726_set_limiting_mode(struct bnx2x_softc *sc,
7837                                                    struct elink_phy *phy,
7838                                                    uint16_t edc_mode)
7839 {
7840         uint16_t cur_limiting_mode;
7841
7842         elink_cl45_read(sc, phy,
7843                         MDIO_PMA_DEVAD,
7844                         MDIO_PMA_REG_ROM_VER2, &cur_limiting_mode);
7845         PMD_DRV_LOG(DEBUG, sc,
7846                     "Current Limiting mode is 0x%x", cur_limiting_mode);
7847
7848         if (edc_mode == ELINK_EDC_MODE_LIMITING) {
7849                 PMD_DRV_LOG(DEBUG, sc, "Setting LIMITING MODE");
7850                 elink_cl45_write(sc, phy,
7851                                  MDIO_PMA_DEVAD,
7852                                  MDIO_PMA_REG_ROM_VER2,
7853                                  ELINK_EDC_MODE_LIMITING);
7854         } else {                /* LRM mode ( default ) */
7855
7856                 PMD_DRV_LOG(DEBUG, sc, "Setting LRM MODE");
7857
7858                 /* Changing to LRM mode takes quite few seconds. So do it only
7859                  * if current mode is limiting (default is LRM)
7860                  */
7861                 if (cur_limiting_mode != ELINK_EDC_MODE_LIMITING)
7862                         return ELINK_STATUS_OK;
7863
7864                 elink_cl45_write(sc, phy,
7865                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_LRM_MODE, 0);
7866                 elink_cl45_write(sc, phy,
7867                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_ROM_VER2, 0x128);
7868                 elink_cl45_write(sc, phy,
7869                                  MDIO_PMA_DEVAD,
7870                                  MDIO_PMA_REG_MISC_CTRL0, 0x4008);
7871                 elink_cl45_write(sc, phy,
7872                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_LRM_MODE, 0xaaaa);
7873         }
7874         return ELINK_STATUS_OK;
7875 }
7876
7877 static elink_status_t elink_8727_set_limiting_mode(struct bnx2x_softc *sc,
7878                                                    struct elink_phy *phy,
7879                                                    uint16_t edc_mode)
7880 {
7881         uint16_t phy_identifier;
7882         uint16_t rom_ver2_val;
7883         elink_cl45_read(sc, phy,
7884                         MDIO_PMA_DEVAD,
7885                         MDIO_PMA_REG_PHY_IDENTIFIER, &phy_identifier);
7886
7887         elink_cl45_write(sc, phy,
7888                          MDIO_PMA_DEVAD,
7889                          MDIO_PMA_REG_PHY_IDENTIFIER,
7890                          (phy_identifier & ~(1 << 9)));
7891
7892         elink_cl45_read(sc, phy,
7893                         MDIO_PMA_DEVAD, MDIO_PMA_REG_ROM_VER2, &rom_ver2_val);
7894         /* Keep the MSB 8-bits, and set the LSB 8-bits with the edc_mode */
7895         elink_cl45_write(sc, phy,
7896                          MDIO_PMA_DEVAD,
7897                          MDIO_PMA_REG_ROM_VER2,
7898                          (rom_ver2_val & 0xff00) | (edc_mode & 0x00ff));
7899
7900         elink_cl45_write(sc, phy,
7901                          MDIO_PMA_DEVAD,
7902                          MDIO_PMA_REG_PHY_IDENTIFIER,
7903                          (phy_identifier | (1 << 9)));
7904
7905         return ELINK_STATUS_OK;
7906 }
7907
7908 static void elink_8727_specific_func(struct elink_phy *phy,
7909                                      struct elink_params *params,
7910                                      uint32_t action)
7911 {
7912         struct bnx2x_softc *sc = params->sc;
7913         uint16_t val;
7914         switch (action) {
7915         case ELINK_DISABLE_TX:
7916                 elink_sfp_set_transmitter(params, phy, 0);
7917                 break;
7918         case ELINK_ENABLE_TX:
7919                 if (!(phy->flags & ELINK_FLAGS_SFP_NOT_APPROVED))
7920                         elink_sfp_set_transmitter(params, phy, 1);
7921                 break;
7922         case ELINK_PHY_INIT:
7923                 elink_cl45_write(sc, phy,
7924                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
7925                                  (1 << 2) | (1 << 5));
7926                 elink_cl45_write(sc, phy,
7927                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL, 0);
7928                 elink_cl45_write(sc, phy,
7929                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x0006);
7930                 /* Make MOD_ABS give interrupt on change */
7931                 elink_cl45_read(sc, phy, MDIO_PMA_DEVAD,
7932                                 MDIO_PMA_REG_8727_PCS_OPT_CTRL, &val);
7933                 val |= (1 << 12);
7934                 if (phy->flags & ELINK_FLAGS_NOC)
7935                         val |= (3 << 5);
7936                 /* Set 8727 GPIOs to input to allow reading from the 8727 GPIO0
7937                  * status which reflect SFP+ module over-current
7938                  */
7939                 if (!(phy->flags & ELINK_FLAGS_NOC))
7940                         val &= 0xff8f;  /* Reset bits 4-6 */
7941                 elink_cl45_write(sc, phy,
7942                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL,
7943                                  val);
7944                 break;
7945         default:
7946                 PMD_DRV_LOG(DEBUG, sc, "Function 0x%x not supported by 8727",
7947                             action);
7948                 return;
7949         }
7950 }
7951
7952 static void elink_set_e1e2_module_fault_led(struct elink_params *params,
7953                                             uint8_t gpio_mode)
7954 {
7955         struct bnx2x_softc *sc = params->sc;
7956
7957         uint32_t fault_led_gpio = REG_RD(sc, params->shmem_base +
7958                                          offsetof(struct shmem_region,
7959                                                   dev_info.
7960                                                   port_hw_config[params->port].
7961                                                   sfp_ctrl)) &
7962             PORT_HW_CFG_FAULT_MODULE_LED_MASK;
7963         switch (fault_led_gpio) {
7964         case PORT_HW_CFG_FAULT_MODULE_LED_DISABLED:
7965                 return;
7966         case PORT_HW_CFG_FAULT_MODULE_LED_GPIO0:
7967         case PORT_HW_CFG_FAULT_MODULE_LED_GPIO1:
7968         case PORT_HW_CFG_FAULT_MODULE_LED_GPIO2:
7969         case PORT_HW_CFG_FAULT_MODULE_LED_GPIO3:
7970                 {
7971                         uint8_t gpio_port = elink_get_gpio_port(params);
7972                         uint16_t gpio_pin = fault_led_gpio -
7973                             PORT_HW_CFG_FAULT_MODULE_LED_GPIO0;
7974                         PMD_DRV_LOG(DEBUG, sc, "Set fault module-detected led "
7975                                     "pin %x port %x mode %x",
7976                                     gpio_pin, gpio_port, gpio_mode);
7977                         elink_cb_gpio_write(sc, gpio_pin, gpio_mode, gpio_port);
7978                 }
7979                 break;
7980         default:
7981                 PMD_DRV_LOG(DEBUG, sc, "Error: Invalid fault led mode 0x%x",
7982                             fault_led_gpio);
7983         }
7984 }
7985
7986 static void elink_set_e3_module_fault_led(struct elink_params *params,
7987                                           uint8_t gpio_mode)
7988 {
7989         uint32_t pin_cfg;
7990         uint8_t port = params->port;
7991         struct bnx2x_softc *sc = params->sc;
7992         pin_cfg = (REG_RD(sc, params->shmem_base +
7993                           offsetof(struct shmem_region,
7994                                    dev_info.port_hw_config[port].e3_sfp_ctrl)) &
7995                    PORT_HW_CFG_E3_FAULT_MDL_LED_MASK) >>
7996             PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT;
7997         PMD_DRV_LOG(DEBUG, sc, "Setting Fault LED to %d using pin cfg %d",
7998                     gpio_mode, pin_cfg);
7999         elink_set_cfg_pin(sc, pin_cfg, gpio_mode);
8000 }
8001
8002 static void elink_set_sfp_module_fault_led(struct elink_params *params,
8003                                            uint8_t gpio_mode)
8004 {
8005         struct bnx2x_softc *sc = params->sc;
8006         PMD_DRV_LOG(DEBUG, sc,
8007                     "Setting SFP+ module fault LED to %d", gpio_mode);
8008         if (CHIP_IS_E3(sc)) {
8009                 /* Low ==> if SFP+ module is supported otherwise
8010                  * High ==> if SFP+ module is not on the approved vendor list
8011                  */
8012                 elink_set_e3_module_fault_led(params, gpio_mode);
8013         } else
8014                 elink_set_e1e2_module_fault_led(params, gpio_mode);
8015 }
8016
8017 static void elink_warpcore_hw_reset(__rte_unused struct elink_phy *phy,
8018                                     struct elink_params *params)
8019 {
8020         struct bnx2x_softc *sc = params->sc;
8021         elink_warpcore_power_module(params, 0);
8022         /* Put Warpcore in low power mode */
8023         REG_WR(sc, MISC_REG_WC0_RESET, 0x0c0e);
8024
8025         /* Put LCPLL in low power mode */
8026         REG_WR(sc, MISC_REG_LCPLL_E40_PWRDWN, 1);
8027         REG_WR(sc, MISC_REG_LCPLL_E40_RESETB_ANA, 0);
8028         REG_WR(sc, MISC_REG_LCPLL_E40_RESETB_DIG, 0);
8029 }
8030
8031 static void elink_power_sfp_module(struct elink_params *params,
8032                                    struct elink_phy *phy, uint8_t power)
8033 {
8034         PMD_DRV_LOG(DEBUG, params->sc, "Setting SFP+ power to %x", power);
8035
8036         switch (phy->type) {
8037         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8727:
8038         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8722:
8039                 elink_8727_power_module(params->sc, phy, power);
8040                 break;
8041         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
8042                 elink_warpcore_power_module(params, power);
8043                 break;
8044         default:
8045                 break;
8046         }
8047 }
8048
8049 static void elink_warpcore_set_limiting_mode(struct elink_params *params,
8050                                              struct elink_phy *phy,
8051                                              uint16_t edc_mode)
8052 {
8053         uint16_t val = 0;
8054         uint16_t mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
8055         struct bnx2x_softc *sc = params->sc;
8056
8057         uint8_t lane = elink_get_warpcore_lane(params);
8058         /* This is a global register which controls all lanes */
8059         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
8060                         MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
8061         val &= ~(0xf << (lane << 2));
8062
8063         switch (edc_mode) {
8064         case ELINK_EDC_MODE_LINEAR:
8065         case ELINK_EDC_MODE_LIMITING:
8066                 mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
8067                 break;
8068         case ELINK_EDC_MODE_PASSIVE_DAC:
8069         case ELINK_EDC_MODE_ACTIVE_DAC:
8070                 mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC;
8071                 break;
8072         default:
8073                 break;
8074         }
8075
8076         val |= (mode << (lane << 2));
8077         elink_cl45_write(sc, phy, MDIO_WC_DEVAD,
8078                          MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, val);
8079         /* A must read */
8080         elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
8081                         MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
8082
8083         /* Restart microcode to re-read the new mode */
8084         elink_warpcore_reset_lane(sc, phy, 1);
8085         elink_warpcore_reset_lane(sc, phy, 0);
8086
8087 }
8088
8089 static void elink_set_limiting_mode(struct elink_params *params,
8090                                     struct elink_phy *phy, uint16_t edc_mode)
8091 {
8092         switch (phy->type) {
8093         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8726:
8094                 elink_8726_set_limiting_mode(params->sc, phy, edc_mode);
8095                 break;
8096         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8727:
8097         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8722:
8098                 elink_8727_set_limiting_mode(params->sc, phy, edc_mode);
8099                 break;
8100         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
8101                 elink_warpcore_set_limiting_mode(params, phy, edc_mode);
8102                 break;
8103         }
8104 }
8105
8106 static elink_status_t elink_sfp_module_detection(struct elink_phy *phy,
8107                                                  struct elink_params *params)
8108 {
8109         struct bnx2x_softc *sc = params->sc;
8110         uint16_t edc_mode;
8111         elink_status_t rc = ELINK_STATUS_OK;
8112
8113         uint32_t val = REG_RD(sc, params->shmem_base +
8114                               offsetof(struct shmem_region,
8115                                        dev_info.port_feature_config[params->
8116                                                                     port].
8117                                        config));
8118         /* Enabled transmitter by default */
8119         elink_sfp_set_transmitter(params, phy, 1);
8120         PMD_DRV_LOG(DEBUG, sc, "SFP+ module plugged in/out detected on port %d",
8121                     params->port);
8122         /* Power up module */
8123         elink_power_sfp_module(params, phy, 1);
8124         if (elink_get_edc_mode(phy, params, &edc_mode) != 0) {
8125                 PMD_DRV_LOG(DEBUG, sc, "Failed to get valid module type");
8126                 return ELINK_STATUS_ERROR;
8127         } else if (elink_verify_sfp_module(phy, params) != 0) {
8128                 /* Check SFP+ module compatibility */
8129                 PMD_DRV_LOG(DEBUG, sc, "Module verification failed!!");
8130                 rc = ELINK_STATUS_ERROR;
8131                 /* Turn on fault module-detected led */
8132                 elink_set_sfp_module_fault_led(params,
8133                                                MISC_REGISTERS_GPIO_HIGH);
8134
8135                 /* Check if need to power down the SFP+ module */
8136                 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
8137                     PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN) {
8138                         PMD_DRV_LOG(DEBUG, sc, "Shutdown SFP+ module!!");
8139                         elink_power_sfp_module(params, phy, 0);
8140                         return rc;
8141                 }
8142         } else {
8143                 /* Turn off fault module-detected led */
8144                 elink_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_LOW);
8145         }
8146
8147         /* Check and set limiting mode / LRM mode on 8726. On 8727 it
8148          * is done automatically
8149          */
8150         elink_set_limiting_mode(params, phy, edc_mode);
8151
8152         /* Disable transmit for this module if the module is not approved, and
8153          * laser needs to be disabled.
8154          */
8155         if ((rc != 0) &&
8156             ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
8157              PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER))
8158                 elink_sfp_set_transmitter(params, phy, 0);
8159
8160         return rc;
8161 }
8162
8163 void elink_handle_module_detect_int(struct elink_params *params)
8164 {
8165         struct bnx2x_softc *sc = params->sc;
8166         struct elink_phy *phy;
8167         uint32_t gpio_val;
8168         uint8_t gpio_num, gpio_port;
8169         if (CHIP_IS_E3(sc)) {
8170                 phy = &params->phy[ELINK_INT_PHY];
8171                 /* Always enable TX laser,will be disabled in case of fault */
8172                 elink_sfp_set_transmitter(params, phy, 1);
8173         } else {
8174                 phy = &params->phy[ELINK_EXT_PHY1];
8175         }
8176         if (elink_get_mod_abs_int_cfg(sc, params->shmem_base,
8177                                       params->port, &gpio_num, &gpio_port) ==
8178             ELINK_STATUS_ERROR) {
8179                 PMD_DRV_LOG(DEBUG, sc, "Failed to get MOD_ABS interrupt config");
8180                 return;
8181         }
8182
8183         /* Set valid module led off */
8184         elink_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_HIGH);
8185
8186         /* Get current gpio val reflecting module plugged in / out */
8187         gpio_val = elink_cb_gpio_read(sc, gpio_num, gpio_port);
8188
8189         /* Call the handling function in case module is detected */
8190         if (gpio_val == 0) {
8191                 elink_set_mdio_emac_per_phy(sc, params);
8192                 elink_set_aer_mmd(params, phy);
8193
8194                 elink_power_sfp_module(params, phy, 1);
8195                 elink_cb_gpio_int_write(sc, gpio_num,
8196                                         MISC_REGISTERS_GPIO_INT_OUTPUT_CLR,
8197                                         gpio_port);
8198                 if (elink_wait_for_sfp_module_initialized(phy, params) == 0) {
8199                         elink_sfp_module_detection(phy, params);
8200                         if (CHIP_IS_E3(sc)) {
8201                                 uint16_t rx_tx_in_reset;
8202                                 /* In case WC is out of reset, reconfigure the
8203                                  * link speed while taking into account 1G
8204                                  * module limitation.
8205                                  */
8206                                 elink_cl45_read(sc, phy,
8207                                                 MDIO_WC_DEVAD,
8208                                                 MDIO_WC_REG_DIGITAL5_MISC6,
8209                                                 &rx_tx_in_reset);
8210                                 if ((!rx_tx_in_reset) &&
8211                                     (params->link_flags &
8212                                      ELINK_PHY_INITIALIZED)) {
8213                                         elink_warpcore_reset_lane(sc, phy, 1);
8214                                         elink_warpcore_config_sfi(phy, params);
8215                                         elink_warpcore_reset_lane(sc, phy, 0);
8216                                 }
8217                         }
8218                 } else {
8219                         PMD_DRV_LOG(DEBUG, sc, "SFP+ module is not initialized");
8220                 }
8221         } else {
8222                 elink_cb_gpio_int_write(sc, gpio_num,
8223                                         MISC_REGISTERS_GPIO_INT_OUTPUT_SET,
8224                                         gpio_port);
8225                 /* Module was plugged out.
8226                  * Disable transmit for this module
8227                  */
8228                 phy->media_type = ELINK_ETH_PHY_NOT_PRESENT;
8229         }
8230 }
8231
8232 /******************************************************************/
8233 /*              Used by 8706 and 8727                             */
8234 /******************************************************************/
8235 static void elink_sfp_mask_fault(struct bnx2x_softc *sc,
8236                                  struct elink_phy *phy,
8237                                  uint16_t alarm_status_offset,
8238                                  uint16_t alarm_ctrl_offset)
8239 {
8240         uint16_t alarm_status, val;
8241         elink_cl45_read(sc, phy,
8242                         MDIO_PMA_DEVAD, alarm_status_offset, &alarm_status);
8243         elink_cl45_read(sc, phy,
8244                         MDIO_PMA_DEVAD, alarm_status_offset, &alarm_status);
8245         /* Mask or enable the fault event. */
8246         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, &val);
8247         if (alarm_status & (1 << 0))
8248                 val &= ~(1 << 0);
8249         else
8250                 val |= (1 << 0);
8251         elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, val);
8252 }
8253
8254 /******************************************************************/
8255 /*              common BNX2X8706/BNX2X8726 PHY SECTION            */
8256 /******************************************************************/
8257 static uint8_t elink_8706_8726_read_status(struct elink_phy *phy,
8258                                            struct elink_params *params,
8259                                            struct elink_vars *vars)
8260 {
8261         uint8_t link_up = 0;
8262         uint16_t val1, val2, rx_sd, pcs_status;
8263         struct bnx2x_softc *sc = params->sc;
8264         PMD_DRV_LOG(DEBUG, sc, "XGXS 8706/8726");
8265         /* Clear RX Alarm */
8266         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
8267
8268         elink_sfp_mask_fault(sc, phy, MDIO_PMA_LASI_TXSTAT,
8269                              MDIO_PMA_LASI_TXCTRL);
8270
8271         /* Clear LASI indication */
8272         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
8273         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
8274         PMD_DRV_LOG(DEBUG, sc,
8275                     "8706/8726 LASI status 0x%x--> 0x%x", val1, val2);
8276
8277         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
8278         elink_cl45_read(sc, phy,
8279                         MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &pcs_status);
8280         elink_cl45_read(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
8281         elink_cl45_read(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
8282
8283         PMD_DRV_LOG(DEBUG, sc, "8706/8726 rx_sd 0x%x pcs_status 0x%x 1Gbps"
8284                     " link_status 0x%x", rx_sd, pcs_status, val2);
8285         /* Link is up if both bit 0 of pmd_rx_sd and bit 0 of pcs_status
8286          * are set, or if the autoneg bit 1 is set
8287          */
8288         link_up = ((rx_sd & pcs_status & 0x1) || (val2 & (1 << 1)));
8289         if (link_up) {
8290                 if (val2 & (1 << 1))
8291                         vars->line_speed = ELINK_SPEED_1000;
8292                 else
8293                         vars->line_speed = ELINK_SPEED_10000;
8294                 elink_ext_phy_resolve_fc(phy, params, vars);
8295                 vars->duplex = DUPLEX_FULL;
8296         }
8297
8298         /* Capture 10G link fault. Read twice to clear stale value. */
8299         if (vars->line_speed == ELINK_SPEED_10000) {
8300                 elink_cl45_read(sc, phy, MDIO_PMA_DEVAD,
8301                                 MDIO_PMA_LASI_TXSTAT, &val1);
8302                 elink_cl45_read(sc, phy, MDIO_PMA_DEVAD,
8303                                 MDIO_PMA_LASI_TXSTAT, &val1);
8304                 if (val1 & (1 << 0))
8305                         vars->fault_detected = 1;
8306         }
8307
8308         return link_up;
8309 }
8310
8311 /******************************************************************/
8312 /*                      BNX2X8706 PHY SECTION                     */
8313 /******************************************************************/
8314 static uint8_t elink_8706_config_init(struct elink_phy *phy,
8315                                       struct elink_params *params,
8316                                       __rte_unused struct elink_vars *vars)
8317 {
8318         uint32_t tx_en_mode;
8319         uint16_t cnt, val, tmp1;
8320         struct bnx2x_softc *sc = params->sc;
8321
8322         elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_2,
8323                             MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
8324         /* HW reset */
8325         elink_ext_phy_hw_reset(sc, params->port);
8326         elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
8327         elink_wait_reset_complete(sc, phy, params);
8328
8329         /* Wait until fw is loaded */
8330         for (cnt = 0; cnt < 100; cnt++) {
8331                 elink_cl45_read(sc, phy,
8332                                 MDIO_PMA_DEVAD, MDIO_PMA_REG_ROM_VER1, &val);
8333                 if (val)
8334                         break;
8335                 DELAY(1000 * 10);
8336         }
8337         PMD_DRV_LOG(DEBUG, sc, "XGXS 8706 is initialized after %d ms", cnt);
8338         if ((params->feature_config_flags &
8339              ELINK_FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
8340                 uint8_t i;
8341                 uint16_t reg;
8342                 for (i = 0; i < 4; i++) {
8343                         reg = MDIO_XS_8706_REG_BANK_RX0 +
8344                             i * (MDIO_XS_8706_REG_BANK_RX1 -
8345                                  MDIO_XS_8706_REG_BANK_RX0);
8346                         elink_cl45_read(sc, phy, MDIO_XS_DEVAD, reg, &val);
8347                         /* Clear first 3 bits of the control */
8348                         val &= ~0x7;
8349                         /* Set control bits according to configuration */
8350                         val |= (phy->rx_preemphasis[i] & 0x7);
8351                         PMD_DRV_LOG(DEBUG, sc, "Setting RX Equalizer to BNX2X8706"
8352                                     " reg 0x%x <-- val 0x%x", reg, val);
8353                         elink_cl45_write(sc, phy, MDIO_XS_DEVAD, reg, val);
8354                 }
8355         }
8356         /* Force speed */
8357         if (phy->req_line_speed == ELINK_SPEED_10000) {
8358                 PMD_DRV_LOG(DEBUG, sc, "XGXS 8706 force 10Gbps");
8359
8360                 elink_cl45_write(sc, phy,
8361                                  MDIO_PMA_DEVAD,
8362                                  MDIO_PMA_REG_DIGITAL_CTRL, 0x400);
8363                 elink_cl45_write(sc, phy,
8364                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL, 0);
8365                 /* Arm LASI for link and Tx fault. */
8366                 elink_cl45_write(sc, phy,
8367                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 3);
8368         } else {
8369                 /* Force 1Gbps using autoneg with 1G advertisement */
8370
8371                 /* Allow CL37 through CL73 */
8372                 PMD_DRV_LOG(DEBUG, sc, "XGXS 8706 AutoNeg");
8373                 elink_cl45_write(sc, phy,
8374                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
8375
8376                 /* Enable Full-Duplex advertisement on CL37 */
8377                 elink_cl45_write(sc, phy,
8378                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LP, 0x0020);
8379                 /* Enable CL37 AN */
8380                 elink_cl45_write(sc, phy,
8381                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
8382                 /* 1G support */
8383                 elink_cl45_write(sc, phy,
8384                                  MDIO_AN_DEVAD, MDIO_AN_REG_ADV, (1 << 5));
8385
8386                 /* Enable clause 73 AN */
8387                 elink_cl45_write(sc, phy,
8388                                  MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
8389                 elink_cl45_write(sc, phy,
8390                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL, 0x0400);
8391                 elink_cl45_write(sc, phy,
8392                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x0004);
8393         }
8394         elink_save_bnx2x_spirom_ver(sc, phy, params->port);
8395
8396         /* If TX Laser is controlled by GPIO_0, do not let PHY go into low
8397          * power mode, if TX Laser is disabled
8398          */
8399
8400         tx_en_mode = REG_RD(sc, params->shmem_base +
8401                             offsetof(struct shmem_region,
8402                                      dev_info.port_hw_config[params->port].
8403                                      sfp_ctrl))
8404         & PORT_HW_CFG_TX_LASER_MASK;
8405
8406         if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
8407                 PMD_DRV_LOG(DEBUG, sc, "Enabling TXONOFF_PWRDN_DIS");
8408                 elink_cl45_read(sc, phy,
8409                                 MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL,
8410                                 &tmp1);
8411                 tmp1 |= 0x1;
8412                 elink_cl45_write(sc, phy,
8413                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL,
8414                                  tmp1);
8415         }
8416
8417         return ELINK_STATUS_OK;
8418 }
8419
8420 static uint8_t elink_8706_read_status(struct elink_phy *phy,
8421                                       struct elink_params *params,
8422                                       struct elink_vars *vars)
8423 {
8424         return elink_8706_8726_read_status(phy, params, vars);
8425 }
8426
8427 /******************************************************************/
8428 /*                      BNX2X8726 PHY SECTION                     */
8429 /******************************************************************/
8430 static void elink_8726_config_loopback(struct elink_phy *phy,
8431                                        struct elink_params *params)
8432 {
8433         struct bnx2x_softc *sc = params->sc;
8434         PMD_DRV_LOG(DEBUG, sc, "PMA/PMD ext_phy_loopback: 8726");
8435         elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0001);
8436 }
8437
8438 static void elink_8726_external_rom_boot(struct elink_phy *phy,
8439                                          struct elink_params *params)
8440 {
8441         struct bnx2x_softc *sc = params->sc;
8442         /* Need to wait 100ms after reset */
8443         DELAY(1000 * 100);
8444
8445         /* Micro controller re-boot */
8446         elink_cl45_write(sc, phy,
8447                          MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x018B);
8448
8449         /* Set soft reset */
8450         elink_cl45_write(sc, phy,
8451                          MDIO_PMA_DEVAD,
8452                          MDIO_PMA_REG_GEN_CTRL,
8453                          MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
8454
8455         elink_cl45_write(sc, phy,
8456                          MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL1, 0x0001);
8457
8458         elink_cl45_write(sc, phy,
8459                          MDIO_PMA_DEVAD,
8460                          MDIO_PMA_REG_GEN_CTRL,
8461                          MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
8462
8463         /* Wait for 150ms for microcode load */
8464         DELAY(1000 * 150);
8465
8466         /* Disable serial boot control, tristates pins SS_N, SCK, MOSI, MISO */
8467         elink_cl45_write(sc, phy,
8468                          MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL1, 0x0000);
8469
8470         DELAY(1000 * 200);
8471         elink_save_bnx2x_spirom_ver(sc, phy, params->port);
8472 }
8473
8474 static uint8_t elink_8726_read_status(struct elink_phy *phy,
8475                                       struct elink_params *params,
8476                                       struct elink_vars *vars)
8477 {
8478         struct bnx2x_softc *sc = params->sc;
8479         uint16_t val1;
8480         uint8_t link_up = elink_8706_8726_read_status(phy, params, vars);
8481         if (link_up) {
8482                 elink_cl45_read(sc, phy,
8483                                 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
8484                                 &val1);
8485                 if (val1 & (1 << 15)) {
8486                         PMD_DRV_LOG(DEBUG, sc, "Tx is disabled");
8487                         link_up = 0;
8488                         vars->line_speed = 0;
8489                 }
8490         }
8491         return link_up;
8492 }
8493
8494 static uint8_t elink_8726_config_init(struct elink_phy *phy,
8495                                       struct elink_params *params,
8496                                       struct elink_vars *vars)
8497 {
8498         struct bnx2x_softc *sc = params->sc;
8499         PMD_DRV_LOG(DEBUG, sc, "Initializing BNX2X8726");
8500
8501         elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1 << 15);
8502         elink_wait_reset_complete(sc, phy, params);
8503
8504         elink_8726_external_rom_boot(phy, params);
8505
8506         /* Need to call module detected on initialization since the module
8507          * detection triggered by actual module insertion might occur before
8508          * driver is loaded, and when driver is loaded, it reset all
8509          * registers, including the transmitter
8510          */
8511         elink_sfp_module_detection(phy, params);
8512
8513         if (phy->req_line_speed == ELINK_SPEED_1000) {
8514                 PMD_DRV_LOG(DEBUG, sc, "Setting 1G force");
8515                 elink_cl45_write(sc, phy,
8516                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
8517                 elink_cl45_write(sc, phy,
8518                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
8519                 elink_cl45_write(sc, phy,
8520                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x5);
8521                 elink_cl45_write(sc, phy,
8522                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL, 0x400);
8523         } else if ((phy->req_line_speed == ELINK_SPEED_AUTO_NEG) &&
8524                    (phy->speed_cap_mask &
8525                     PORT_HW_CFG_SPEED_CAPABILITY_D0_1G) &&
8526                    ((phy->speed_cap_mask &
8527                      PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
8528                     PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
8529                 PMD_DRV_LOG(DEBUG, sc, "Setting 1G clause37");
8530                 /* Set Flow control */
8531                 elink_ext_phy_set_pause(params, phy, vars);
8532                 elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV, 0x20);
8533                 elink_cl45_write(sc, phy,
8534                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
8535                 elink_cl45_write(sc, phy,
8536                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, 0x0020);
8537                 elink_cl45_write(sc, phy,
8538                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
8539                 elink_cl45_write(sc, phy,
8540                                  MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
8541                 /* Enable RX-ALARM control to receive interrupt for 1G speed
8542                  * change
8543                  */
8544                 elink_cl45_write(sc, phy,
8545                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x4);
8546                 elink_cl45_write(sc, phy,
8547                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL, 0x400);
8548
8549         } else {                /* Default 10G. Set only LASI control */
8550                 elink_cl45_write(sc, phy,
8551                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 1);
8552         }
8553
8554         /* Set TX PreEmphasis if needed */
8555         if ((params->feature_config_flags &
8556              ELINK_FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
8557                 PMD_DRV_LOG(DEBUG, sc,
8558                             "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x",
8559                             phy->tx_preemphasis[0], phy->tx_preemphasis[1]);
8560                 elink_cl45_write(sc, phy,
8561                                  MDIO_PMA_DEVAD,
8562                                  MDIO_PMA_REG_8726_TX_CTRL1,
8563                                  phy->tx_preemphasis[0]);
8564
8565                 elink_cl45_write(sc, phy,
8566                                  MDIO_PMA_DEVAD,
8567                                  MDIO_PMA_REG_8726_TX_CTRL2,
8568                                  phy->tx_preemphasis[1]);
8569         }
8570
8571         return ELINK_STATUS_OK;
8572
8573 }
8574
8575 static void elink_8726_link_reset(struct elink_phy *phy,
8576                                   struct elink_params *params)
8577 {
8578         struct bnx2x_softc *sc = params->sc;
8579         PMD_DRV_LOG(DEBUG, sc, "elink_8726_link_reset port %d", params->port);
8580         /* Set serial boot control for external load */
8581         elink_cl45_write(sc, phy,
8582                          MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);
8583 }
8584
8585 /******************************************************************/
8586 /*                      BNX2X8727 PHY SECTION                     */
8587 /******************************************************************/
8588
8589 static void elink_8727_set_link_led(struct elink_phy *phy,
8590                                     struct elink_params *params, uint8_t mode)
8591 {
8592         struct bnx2x_softc *sc = params->sc;
8593         uint16_t led_mode_bitmask = 0;
8594         uint16_t gpio_pins_bitmask = 0;
8595         uint16_t val;
8596         /* Only NOC flavor requires to set the LED specifically */
8597         if (!(phy->flags & ELINK_FLAGS_NOC))
8598                 return;
8599         switch (mode) {
8600         case ELINK_LED_MODE_FRONT_PANEL_OFF:
8601         case ELINK_LED_MODE_OFF:
8602                 led_mode_bitmask = 0;
8603                 gpio_pins_bitmask = 0x03;
8604                 break;
8605         case ELINK_LED_MODE_ON:
8606                 led_mode_bitmask = 0;
8607                 gpio_pins_bitmask = 0x02;
8608                 break;
8609         case ELINK_LED_MODE_OPER:
8610                 led_mode_bitmask = 0x60;
8611                 gpio_pins_bitmask = 0x11;
8612                 break;
8613         }
8614         elink_cl45_read(sc, phy,
8615                         MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL, &val);
8616         val &= 0xff8f;
8617         val |= led_mode_bitmask;
8618         elink_cl45_write(sc, phy,
8619                          MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL, val);
8620         elink_cl45_read(sc, phy,
8621                         MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_GPIO_CTRL, &val);
8622         val &= 0xffe0;
8623         val |= gpio_pins_bitmask;
8624         elink_cl45_write(sc, phy,
8625                          MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_GPIO_CTRL, val);
8626 }
8627
8628 static void elink_8727_hw_reset(__rte_unused struct elink_phy *phy,
8629                                 struct elink_params *params)
8630 {
8631         uint32_t swap_val, swap_override;
8632         uint8_t port;
8633         /* The PHY reset is controlled by GPIO 1. Fake the port number
8634          * to cancel the swap done in set_gpio()
8635          */
8636         struct bnx2x_softc *sc = params->sc;
8637         swap_val = REG_RD(sc, NIG_REG_PORT_SWAP);
8638         swap_override = REG_RD(sc, NIG_REG_STRAP_OVERRIDE);
8639         port = (swap_val && swap_override) ^ 1;
8640         elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_1,
8641                             MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
8642 }
8643
8644 static void elink_8727_config_speed(struct elink_phy *phy,
8645                                     struct elink_params *params)
8646 {
8647         struct bnx2x_softc *sc = params->sc;
8648         uint16_t tmp1, val;
8649         /* Set option 1G speed */
8650         if ((phy->req_line_speed == ELINK_SPEED_1000) ||
8651             (phy->media_type == ELINK_ETH_PHY_SFP_1G_FIBER)) {
8652                 PMD_DRV_LOG(DEBUG, sc, "Setting 1G force");
8653                 elink_cl45_write(sc, phy,
8654                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
8655                 elink_cl45_write(sc, phy,
8656                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
8657                 elink_cl45_read(sc, phy,
8658                                 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, &tmp1);
8659                 PMD_DRV_LOG(DEBUG, sc, "1.7 = 0x%x", tmp1);
8660                 /* Power down the XAUI until link is up in case of dual-media
8661                  * and 1G
8662                  */
8663                 if (ELINK_DUAL_MEDIA(params)) {
8664                         elink_cl45_read(sc, phy,
8665                                         MDIO_PMA_DEVAD,
8666                                         MDIO_PMA_REG_8727_PCS_GP, &val);
8667                         val |= (3 << 10);
8668                         elink_cl45_write(sc, phy,
8669                                          MDIO_PMA_DEVAD,
8670                                          MDIO_PMA_REG_8727_PCS_GP, val);
8671                 }
8672         } else if ((phy->req_line_speed == ELINK_SPEED_AUTO_NEG) &&
8673                    ((phy->speed_cap_mask &
8674                      PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) &&
8675                    ((phy->speed_cap_mask &
8676                      PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
8677                     PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
8678
8679                 PMD_DRV_LOG(DEBUG, sc, "Setting 1G clause37");
8680                 elink_cl45_write(sc, phy,
8681                                  MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL, 0);
8682                 elink_cl45_write(sc, phy,
8683                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1300);
8684         } else {
8685                 /* Since the 8727 has only single reset pin, need to set the 10G
8686                  * registers although it is default
8687                  */
8688                 elink_cl45_write(sc, phy,
8689                                  MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL,
8690                                  0x0020);
8691                 elink_cl45_write(sc, phy,
8692                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x0100);
8693                 elink_cl45_write(sc, phy,
8694                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
8695                 elink_cl45_write(sc, phy,
8696                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2,
8697                                  0x0008);
8698         }
8699 }
8700
8701 static uint8_t elink_8727_config_init(struct elink_phy *phy,
8702                                       struct elink_params *params,
8703                                       __rte_unused struct elink_vars
8704                                              *vars)
8705 {
8706         uint32_t tx_en_mode;
8707         uint16_t tmp1, mod_abs, tmp2;
8708         struct bnx2x_softc *sc = params->sc;
8709         /* Enable PMD link, MOD_ABS_FLT, and 1G link alarm */
8710
8711         elink_wait_reset_complete(sc, phy, params);
8712
8713         PMD_DRV_LOG(DEBUG, sc, "Initializing BNX2X8727");
8714
8715         elink_8727_specific_func(phy, params, ELINK_PHY_INIT);
8716         /* Initially configure MOD_ABS to interrupt when module is
8717          * presence( bit 8)
8718          */
8719         elink_cl45_read(sc, phy,
8720                         MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
8721         /* Set EDC off by setting OPTXLOS signal input to low (bit 9).
8722          * When the EDC is off it locks onto a reference clock and avoids
8723          * becoming 'lost'
8724          */
8725         mod_abs &= ~(1 << 8);
8726         if (!(phy->flags & ELINK_FLAGS_NOC))
8727                 mod_abs &= ~(1 << 9);
8728         elink_cl45_write(sc, phy,
8729                          MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
8730
8731         /* Enable/Disable PHY transmitter output */
8732         elink_set_disable_pmd_transmit(params, phy, 0);
8733
8734         elink_8727_power_module(sc, phy, 1);
8735
8736         elink_cl45_read(sc, phy,
8737                         MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
8738
8739         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
8740
8741         elink_8727_config_speed(phy, params);
8742
8743         /* Set TX PreEmphasis if needed */
8744         if ((params->feature_config_flags &
8745              ELINK_FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
8746                 PMD_DRV_LOG(DEBUG, sc, "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x",
8747                             phy->tx_preemphasis[0], phy->tx_preemphasis[1]);
8748                 elink_cl45_write(sc, phy,
8749                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL1,
8750                                  phy->tx_preemphasis[0]);
8751
8752                 elink_cl45_write(sc, phy,
8753                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL2,
8754                                  phy->tx_preemphasis[1]);
8755         }
8756
8757         /* If TX Laser is controlled by GPIO_0, do not let PHY go into low
8758          * power mode, if TX Laser is disabled
8759          */
8760         tx_en_mode = REG_RD(sc, params->shmem_base +
8761                             offsetof(struct shmem_region,
8762                                      dev_info.port_hw_config[params->port].
8763                                      sfp_ctrl))
8764         & PORT_HW_CFG_TX_LASER_MASK;
8765
8766         if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
8767
8768                 PMD_DRV_LOG(DEBUG, sc, "Enabling TXONOFF_PWRDN_DIS");
8769                 elink_cl45_read(sc, phy,
8770                                 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG,
8771                                 &tmp2);
8772                 tmp2 |= 0x1000;
8773                 tmp2 &= 0xFFEF;
8774                 elink_cl45_write(sc, phy,
8775                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG,
8776                                  tmp2);
8777                 elink_cl45_read(sc, phy, MDIO_PMA_DEVAD,
8778                                 MDIO_PMA_REG_PHY_IDENTIFIER, &tmp2);
8779                 elink_cl45_write(sc, phy, MDIO_PMA_DEVAD,
8780                                  MDIO_PMA_REG_PHY_IDENTIFIER, (tmp2 & 0x7fff));
8781         }
8782
8783         return ELINK_STATUS_OK;
8784 }
8785
8786 static void elink_8727_handle_mod_abs(struct elink_phy *phy,
8787                                       struct elink_params *params)
8788 {
8789         struct bnx2x_softc *sc = params->sc;
8790         uint16_t mod_abs, rx_alarm_status;
8791         uint32_t val = REG_RD(sc, params->shmem_base +
8792                               offsetof(struct shmem_region,
8793                                        dev_info.port_feature_config[params->
8794                                                                     port].config));
8795         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
8796                         &mod_abs);
8797         if (mod_abs & (1 << 8)) {
8798
8799                 /* Module is absent */
8800                 PMD_DRV_LOG(DEBUG, sc, "MOD_ABS indication show module is absent");
8801                 phy->media_type = ELINK_ETH_PHY_NOT_PRESENT;
8802                 /* 1. Set mod_abs to detect next module
8803                  *    presence event
8804                  * 2. Set EDC off by setting OPTXLOS signal input to low
8805                  *    (bit 9).
8806                  *    When the EDC is off it locks onto a reference clock and
8807                  *    avoids becoming 'lost'.
8808                  */
8809                 mod_abs &= ~(1 << 8);
8810                 if (!(phy->flags & ELINK_FLAGS_NOC))
8811                         mod_abs &= ~(1 << 9);
8812                 elink_cl45_write(sc, phy,
8813                                  MDIO_PMA_DEVAD,
8814                                  MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
8815
8816                 /* Clear RX alarm since it stays up as long as
8817                  * the mod_abs wasn't changed
8818                  */
8819                 elink_cl45_read(sc, phy,
8820                                 MDIO_PMA_DEVAD,
8821                                 MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
8822
8823         } else {
8824                 /* Module is present */
8825                 PMD_DRV_LOG(DEBUG, sc, "MOD_ABS indication show module is present");
8826                 /* First disable transmitter, and if the module is ok, the
8827                  * module_detection will enable it
8828                  * 1. Set mod_abs to detect next module absent event ( bit 8)
8829                  * 2. Restore the default polarity of the OPRXLOS signal and
8830                  * this signal will then correctly indicate the presence or
8831                  * absence of the Rx signal. (bit 9)
8832                  */
8833                 mod_abs |= (1 << 8);
8834                 if (!(phy->flags & ELINK_FLAGS_NOC))
8835                         mod_abs |= (1 << 9);
8836                 elink_cl45_write(sc, phy,
8837                                  MDIO_PMA_DEVAD,
8838                                  MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
8839
8840                 /* Clear RX alarm since it stays up as long as the mod_abs
8841                  * wasn't changed. This is need to be done before calling the
8842                  * module detection, otherwise it will clear* the link update
8843                  * alarm
8844                  */
8845                 elink_cl45_read(sc, phy,
8846                                 MDIO_PMA_DEVAD,
8847                                 MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
8848
8849                 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
8850                     PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
8851                         elink_sfp_set_transmitter(params, phy, 0);
8852
8853                 if (elink_wait_for_sfp_module_initialized(phy, params) == 0) {
8854                         elink_sfp_module_detection(phy, params);
8855                 } else {
8856                         PMD_DRV_LOG(DEBUG, sc, "SFP+ module is not initialized");
8857                 }
8858
8859                 /* Reconfigure link speed based on module type limitations */
8860                 elink_8727_config_speed(phy, params);
8861         }
8862
8863         PMD_DRV_LOG(DEBUG, sc, "8727 RX_ALARM_STATUS 0x%x", rx_alarm_status);
8864         /* No need to check link status in case of module plugged in/out */
8865 }
8866
8867 static uint8_t elink_8727_read_status(struct elink_phy *phy,
8868                                       struct elink_params *params,
8869                                       struct elink_vars *vars)
8870 {
8871         struct bnx2x_softc *sc = params->sc;
8872         uint8_t link_up = 0, oc_port = params->port;
8873         uint16_t link_status = 0;
8874         uint16_t rx_alarm_status, lasi_ctrl, val1;
8875
8876         /* If PHY is not initialized, do not check link status */
8877         elink_cl45_read(sc, phy,
8878                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, &lasi_ctrl);
8879         if (!lasi_ctrl)
8880                 return 0;
8881
8882         /* Check the LASI on Rx */
8883         elink_cl45_read(sc, phy,
8884                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
8885         vars->line_speed = 0;
8886         PMD_DRV_LOG(DEBUG, sc, "8727 RX_ALARM_STATUS  0x%x", rx_alarm_status);
8887
8888         elink_sfp_mask_fault(sc, phy, MDIO_PMA_LASI_TXSTAT,
8889                              MDIO_PMA_LASI_TXCTRL);
8890
8891         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
8892
8893         PMD_DRV_LOG(DEBUG, sc, "8727 LASI status 0x%x", val1);
8894
8895         /* Clear MSG-OUT */
8896         elink_cl45_read(sc, phy,
8897                         MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
8898
8899         /* If a module is present and there is need to check
8900          * for over current
8901          */
8902         if (!(phy->flags & ELINK_FLAGS_NOC) && !(rx_alarm_status & (1 << 5))) {
8903                 /* Check over-current using 8727 GPIO0 input */
8904                 elink_cl45_read(sc, phy,
8905                                 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_GPIO_CTRL,
8906                                 &val1);
8907
8908                 if ((val1 & (1 << 8)) == 0) {
8909                         if (!CHIP_IS_E1x(sc))
8910                                 oc_port = SC_PATH(sc) + (params->port << 1);
8911                         PMD_DRV_LOG(DEBUG, sc,
8912                                     "8727 Power fault has been detected on port %d",
8913                                     oc_port);
8914                         elink_cb_event_log(sc, ELINK_LOG_ID_OVER_CURRENT, oc_port);     //"Error: Power fault on Port %d has "
8915                         //  "been detected and the power to "
8916                         //  "that SFP+ module has been removed "
8917                         //  "to prevent failure of the card. "
8918                         //  "Please remove the SFP+ module and "
8919                         //  "restart the system to clear this "
8920                         //  "error.",
8921                         /* Disable all RX_ALARMs except for mod_abs */
8922                         elink_cl45_write(sc, phy,
8923                                          MDIO_PMA_DEVAD,
8924                                          MDIO_PMA_LASI_RXCTRL, (1 << 5));
8925
8926                         elink_cl45_read(sc, phy,
8927                                         MDIO_PMA_DEVAD,
8928                                         MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
8929                         /* Wait for module_absent_event */
8930                         val1 |= (1 << 8);
8931                         elink_cl45_write(sc, phy,
8932                                          MDIO_PMA_DEVAD,
8933                                          MDIO_PMA_REG_PHY_IDENTIFIER, val1);
8934                         /* Clear RX alarm */
8935                         elink_cl45_read(sc, phy,
8936                                         MDIO_PMA_DEVAD,
8937                                         MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
8938                         elink_8727_power_module(params->sc, phy, 0);
8939                         return 0;
8940                 }
8941         }
8942
8943         /* Over current check */
8944         /* When module absent bit is set, check module */
8945         if (rx_alarm_status & (1 << 5)) {
8946                 elink_8727_handle_mod_abs(phy, params);
8947                 /* Enable all mod_abs and link detection bits */
8948                 elink_cl45_write(sc, phy,
8949                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
8950                                  ((1 << 5) | (1 << 2)));
8951         }
8952
8953         if (!(phy->flags & ELINK_FLAGS_SFP_NOT_APPROVED)) {
8954                 PMD_DRV_LOG(DEBUG, sc, "Enabling 8727 TX laser");
8955                 elink_sfp_set_transmitter(params, phy, 1);
8956         } else {
8957                 PMD_DRV_LOG(DEBUG, sc, "Tx is disabled");
8958                 return 0;
8959         }
8960
8961         elink_cl45_read(sc, phy,
8962                         MDIO_PMA_DEVAD,
8963                         MDIO_PMA_REG_8073_SPEED_LINK_STATUS, &link_status);
8964
8965         /* Bits 0..2 --> speed detected,
8966          * Bits 13..15--> link is down
8967          */
8968         if ((link_status & (1 << 2)) && (!(link_status & (1 << 15)))) {
8969                 link_up = 1;
8970                 vars->line_speed = ELINK_SPEED_10000;
8971                 PMD_DRV_LOG(DEBUG, sc, "port %x: External link up in 10G",
8972                             params->port);
8973         } else if ((link_status & (1 << 0)) && (!(link_status & (1 << 13)))) {
8974                 link_up = 1;
8975                 vars->line_speed = ELINK_SPEED_1000;
8976                 PMD_DRV_LOG(DEBUG, sc, "port %x: External link up in 1G",
8977                             params->port);
8978         } else {
8979                 link_up = 0;
8980                 PMD_DRV_LOG(DEBUG, sc, "port %x: External link is down",
8981                             params->port);
8982         }
8983
8984         /* Capture 10G link fault. */
8985         if (vars->line_speed == ELINK_SPEED_10000) {
8986                 elink_cl45_read(sc, phy, MDIO_PMA_DEVAD,
8987                                 MDIO_PMA_LASI_TXSTAT, &val1);
8988
8989                 elink_cl45_read(sc, phy, MDIO_PMA_DEVAD,
8990                                 MDIO_PMA_LASI_TXSTAT, &val1);
8991
8992                 if (val1 & (1 << 0)) {
8993                         vars->fault_detected = 1;
8994                 }
8995         }
8996
8997         if (link_up) {
8998                 elink_ext_phy_resolve_fc(phy, params, vars);
8999                 vars->duplex = DUPLEX_FULL;
9000                 PMD_DRV_LOG(DEBUG, sc, "duplex = 0x%x", vars->duplex);
9001         }
9002
9003         if ((ELINK_DUAL_MEDIA(params)) &&
9004             (phy->req_line_speed == ELINK_SPEED_1000)) {
9005                 elink_cl45_read(sc, phy,
9006                                 MDIO_PMA_DEVAD,
9007                                 MDIO_PMA_REG_8727_PCS_GP, &val1);
9008                 /* In case of dual-media board and 1G, power up the XAUI side,
9009                  * otherwise power it down. For 10G it is done automatically
9010                  */
9011                 if (link_up)
9012                         val1 &= ~(3 << 10);
9013                 else
9014                         val1 |= (3 << 10);
9015                 elink_cl45_write(sc, phy,
9016                                  MDIO_PMA_DEVAD,
9017                                  MDIO_PMA_REG_8727_PCS_GP, val1);
9018         }
9019         return link_up;
9020 }
9021
9022 static void elink_8727_link_reset(struct elink_phy *phy,
9023                                   struct elink_params *params)
9024 {
9025         struct bnx2x_softc *sc = params->sc;
9026
9027         /* Enable/Disable PHY transmitter output */
9028         elink_set_disable_pmd_transmit(params, phy, 1);
9029
9030         /* Disable Transmitter */
9031         elink_sfp_set_transmitter(params, phy, 0);
9032         /* Clear LASI */
9033         elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0);
9034
9035 }
9036
9037 /******************************************************************/
9038 /*              BNX2X8481/BNX2X84823/BNX2X84833 PHY SECTION               */
9039 /******************************************************************/
9040 static void elink_save_848xx_spirom_version(struct elink_phy *phy,
9041                                             struct bnx2x_softc *sc, uint8_t port)
9042 {
9043         uint16_t val, fw_ver2, cnt, i;
9044         static struct elink_reg_set reg_set[] = {
9045                 {MDIO_PMA_DEVAD, 0xA819, 0x0014},
9046                 {MDIO_PMA_DEVAD, 0xA81A, 0xc200},
9047                 {MDIO_PMA_DEVAD, 0xA81B, 0x0000},
9048                 {MDIO_PMA_DEVAD, 0xA81C, 0x0300},
9049                 {MDIO_PMA_DEVAD, 0xA817, 0x0009}
9050         };
9051         uint16_t fw_ver1;
9052
9053         if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84833) ||
9054             (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834)) {
9055                 elink_cl45_read(sc, phy, MDIO_CTL_DEVAD, 0x400f, &fw_ver1);
9056                 elink_save_spirom_version(sc, port, fw_ver1 & 0xfff,
9057                                           phy->ver_addr);
9058         } else {
9059                 /* For 32-bit registers in 848xx, access via MDIO2ARM i/f. */
9060                 /* (1) set reg 0xc200_0014(SPI_BRIDGE_CTRL_2) to 0x03000000 */
9061                 for (i = 0; i < ARRAY_SIZE(reg_set); i++)
9062                         elink_cl45_write(sc, phy, reg_set[i].devad,
9063                                          reg_set[i].reg, reg_set[i].val);
9064
9065                 for (cnt = 0; cnt < 100; cnt++) {
9066                         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, 0xA818, &val);
9067                         if (val & 1)
9068                                 break;
9069                         DELAY(5);
9070                 }
9071                 if (cnt == 100) {
9072                         PMD_DRV_LOG(DEBUG, sc, "Unable to read 848xx "
9073                                     "phy fw version(1)");
9074                         elink_save_spirom_version(sc, port, 0, phy->ver_addr);
9075                         return;
9076                 }
9077
9078                 /* 2) read register 0xc200_0000 (SPI_FW_STATUS) */
9079                 elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, 0xA819, 0x0000);
9080                 elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
9081                 elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, 0xA817, 0x000A);
9082                 for (cnt = 0; cnt < 100; cnt++) {
9083                         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, 0xA818, &val);
9084                         if (val & 1)
9085                                 break;
9086                         DELAY(5);
9087                 }
9088                 if (cnt == 100) {
9089                         PMD_DRV_LOG(DEBUG, sc, "Unable to read 848xx phy fw "
9090                                     "version(2)");
9091                         elink_save_spirom_version(sc, port, 0, phy->ver_addr);
9092                         return;
9093                 }
9094
9095                 /* lower 16 bits of the register SPI_FW_STATUS */
9096                 elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, 0xA81B, &fw_ver1);
9097                 /* upper 16 bits of register SPI_FW_STATUS */
9098                 elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, 0xA81C, &fw_ver2);
9099
9100                 elink_save_spirom_version(sc, port, (fw_ver2 << 16) | fw_ver1,
9101                                           phy->ver_addr);
9102         }
9103
9104 }
9105
9106 static void elink_848xx_set_led(struct bnx2x_softc *sc, struct elink_phy *phy)
9107 {
9108         uint16_t val, offset, i;
9109         static struct elink_reg_set reg_set[] = {
9110                 {MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_LED1_MASK, 0x0080},
9111                 {MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_LED2_MASK, 0x0018},
9112                 {MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_LED3_MASK, 0x0006},
9113                 {MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_LED3_BLINK, 0x0000},
9114                 {MDIO_PMA_DEVAD, MDIO_PMA_REG_84823_CTL_SLOW_CLK_CNT_HIGH,
9115                  MDIO_PMA_REG_84823_BLINK_RATE_VAL_15P9HZ},
9116                 {MDIO_AN_DEVAD, 0xFFFB, 0xFFFD}
9117         };
9118         /* PHYC_CTL_LED_CTL */
9119         elink_cl45_read(sc, phy,
9120                         MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
9121         val &= 0xFE00;
9122         val |= 0x0092;
9123
9124         elink_cl45_write(sc, phy,
9125                          MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_LINK_SIGNAL, val);
9126
9127         for (i = 0; i < ARRAY_SIZE(reg_set); i++)
9128                 elink_cl45_write(sc, phy, reg_set[i].devad, reg_set[i].reg,
9129                                  reg_set[i].val);
9130
9131         if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84833) ||
9132             (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834))
9133                 offset = MDIO_PMA_REG_84833_CTL_LED_CTL_1;
9134         else
9135                 offset = MDIO_PMA_REG_84823_CTL_LED_CTL_1;
9136
9137         /* stretch_en for LED3 */
9138         elink_cl45_read_or_write(sc, phy,
9139                                  MDIO_PMA_DEVAD, offset,
9140                                  MDIO_PMA_REG_84823_LED3_STRETCH_EN);
9141 }
9142
9143 static void elink_848xx_specific_func(struct elink_phy *phy,
9144                                       struct elink_params *params,
9145                                       uint32_t action)
9146 {
9147         struct bnx2x_softc *sc = params->sc;
9148         switch (action) {
9149         case ELINK_PHY_INIT:
9150                 if ((phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84833) &&
9151                     (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834)) {
9152                         /* Save spirom version */
9153                         elink_save_848xx_spirom_version(phy, sc, params->port);
9154                 }
9155                 /* This phy uses the NIG latch mechanism since link indication
9156                  * arrives through its LED4 and not via its LASI signal, so we
9157                  * get steady signal instead of clear on read
9158                  */
9159                 elink_bits_en(sc, NIG_REG_LATCH_BC_0 + params->port * 4,
9160                               1 << ELINK_NIG_LATCH_BC_ENABLE_MI_INT);
9161
9162                 elink_848xx_set_led(sc, phy);
9163                 break;
9164         }
9165 }
9166
9167 static elink_status_t elink_848xx_cmn_config_init(struct elink_phy *phy,
9168                                                   struct elink_params *params,
9169                                                   struct elink_vars *vars)
9170 {
9171         struct bnx2x_softc *sc = params->sc;
9172         uint16_t autoneg_val, an_1000_val, an_10_100_val;
9173
9174         elink_848xx_specific_func(phy, params, ELINK_PHY_INIT);
9175         elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0000);
9176
9177         /* set 1000 speed advertisement */
9178         elink_cl45_read(sc, phy,
9179                         MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
9180                         &an_1000_val);
9181
9182         elink_ext_phy_set_pause(params, phy, vars);
9183         elink_cl45_read(sc, phy,
9184                         MDIO_AN_DEVAD,
9185                         MDIO_AN_REG_8481_LEGACY_AN_ADV, &an_10_100_val);
9186         elink_cl45_read(sc, phy,
9187                         MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_MII_CTRL,
9188                         &autoneg_val);
9189         /* Disable forced speed */
9190         autoneg_val &=
9191             ~((1 << 6) | (1 << 8) | (1 << 9) | (1 << 12) | (1 << 13));
9192         an_10_100_val &= ~((1 << 5) | (1 << 6) | (1 << 7) | (1 << 8));
9193
9194         if (((phy->req_line_speed == ELINK_SPEED_AUTO_NEG) &&
9195              (phy->speed_cap_mask &
9196               PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
9197             (phy->req_line_speed == ELINK_SPEED_1000)) {
9198                 an_1000_val |= (1 << 8);
9199                 autoneg_val |= (1 << 9 | 1 << 12);
9200                 if (phy->req_duplex == DUPLEX_FULL)
9201                         an_1000_val |= (1 << 9);
9202                 PMD_DRV_LOG(DEBUG, sc, "Advertising 1G");
9203         } else
9204                 an_1000_val &= ~((1 << 8) | (1 << 9));
9205
9206         elink_cl45_write(sc, phy,
9207                          MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
9208                          an_1000_val);
9209
9210         /* Set 10/100 speed advertisement */
9211         if (phy->req_line_speed == ELINK_SPEED_AUTO_NEG) {
9212                 if (phy->speed_cap_mask &
9213                     PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL) {
9214                         /* Enable autoneg and restart autoneg for legacy speeds
9215                          */
9216                         autoneg_val |= (1 << 9 | 1 << 12);
9217                         an_10_100_val |= (1 << 8);
9218                         PMD_DRV_LOG(DEBUG, sc, "Advertising 100M-FD");
9219                 }
9220
9221                 if (phy->speed_cap_mask &
9222                     PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF) {
9223                         /* Enable autoneg and restart autoneg for legacy speeds
9224                          */
9225                         autoneg_val |= (1 << 9 | 1 << 12);
9226                         an_10_100_val |= (1 << 7);
9227                         PMD_DRV_LOG(DEBUG, sc, "Advertising 100M-HD");
9228                 }
9229
9230                 if ((phy->speed_cap_mask &
9231                      PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
9232                     (phy->supported & ELINK_SUPPORTED_10baseT_Full)) {
9233                         an_10_100_val |= (1 << 6);
9234                         autoneg_val |= (1 << 9 | 1 << 12);
9235                         PMD_DRV_LOG(DEBUG, sc, "Advertising 10M-FD");
9236                 }
9237
9238                 if ((phy->speed_cap_mask &
9239                      PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF) &&
9240                     (phy->supported & ELINK_SUPPORTED_10baseT_Half)) {
9241                         an_10_100_val |= (1 << 5);
9242                         autoneg_val |= (1 << 9 | 1 << 12);
9243                         PMD_DRV_LOG(DEBUG, sc, "Advertising 10M-HD");
9244                 }
9245         }
9246
9247         /* Only 10/100 are allowed to work in FORCE mode */
9248         if ((phy->req_line_speed == ELINK_SPEED_100) &&
9249             (phy->supported &
9250              (ELINK_SUPPORTED_100baseT_Half | ELINK_SUPPORTED_100baseT_Full))) {
9251                 autoneg_val |= (1 << 13);
9252                 /* Enabled AUTO-MDIX when autoneg is disabled */
9253                 elink_cl45_write(sc, phy,
9254                                  MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
9255                                  (1 << 15 | 1 << 9 | 7 << 0));
9256                 /* The PHY needs this set even for forced link. */
9257                 an_10_100_val |= (1 << 8) | (1 << 7);
9258                 PMD_DRV_LOG(DEBUG, sc, "Setting 100M force");
9259         }
9260         if ((phy->req_line_speed == ELINK_SPEED_10) &&
9261             (phy->supported &
9262              (ELINK_SUPPORTED_10baseT_Half | ELINK_SUPPORTED_10baseT_Full))) {
9263                 /* Enabled AUTO-MDIX when autoneg is disabled */
9264                 elink_cl45_write(sc, phy,
9265                                  MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
9266                                  (1 << 15 | 1 << 9 | 7 << 0));
9267                 PMD_DRV_LOG(DEBUG, sc, "Setting 10M force");
9268         }
9269
9270         elink_cl45_write(sc, phy,
9271                          MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_AN_ADV,
9272                          an_10_100_val);
9273
9274         if (phy->req_duplex == DUPLEX_FULL)
9275                 autoneg_val |= (1 << 8);
9276
9277         /* Always write this if this is not 84833/4.
9278          * For 84833/4, write it only when it's a forced speed.
9279          */
9280         if (((phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84833) &&
9281              (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834)) ||
9282             ((autoneg_val & (1 << 12)) == 0))
9283                 elink_cl45_write(sc, phy,
9284                                  MDIO_AN_DEVAD,
9285                                  MDIO_AN_REG_8481_LEGACY_MII_CTRL, autoneg_val);
9286
9287         if (((phy->req_line_speed == ELINK_SPEED_AUTO_NEG) &&
9288              (phy->speed_cap_mask &
9289               PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
9290             (phy->req_line_speed == ELINK_SPEED_10000)) {
9291                 PMD_DRV_LOG(DEBUG, sc, "Advertising 10G");
9292                 /* Restart autoneg for 10G */
9293
9294                 elink_cl45_read_or_write(sc, phy,
9295                                          MDIO_AN_DEVAD,
9296                                          MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
9297                                          0x1000);
9298                 elink_cl45_write(sc, phy,
9299                                  MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x3200);
9300         } else
9301                 elink_cl45_write(sc, phy,
9302                                  MDIO_AN_DEVAD,
9303                                  MDIO_AN_REG_8481_10GBASE_T_AN_CTRL, 1);
9304
9305         return ELINK_STATUS_OK;
9306 }
9307
9308 static uint8_t elink_8481_config_init(struct elink_phy *phy,
9309                                              struct elink_params *params,
9310                                              struct elink_vars *vars)
9311 {
9312         struct bnx2x_softc *sc = params->sc;
9313         /* Restore normal power mode */
9314         elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_2,
9315                             MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
9316
9317         /* HW reset */
9318         elink_ext_phy_hw_reset(sc, params->port);
9319         elink_wait_reset_complete(sc, phy, params);
9320
9321         elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1 << 15);
9322         return elink_848xx_cmn_config_init(phy, params, vars);
9323 }
9324
9325 #define PHY84833_CMDHDLR_WAIT 300
9326 #define PHY84833_CMDHDLR_MAX_ARGS 5
9327 static elink_status_t elink_84833_cmd_hdlr(struct elink_phy *phy,
9328                                            struct elink_params *params,
9329                                            uint16_t fw_cmd, uint16_t cmd_args[],
9330                                            int argc)
9331 {
9332         int idx;
9333         uint16_t val;
9334         struct bnx2x_softc *sc = params->sc;
9335         /* Write CMD_OPEN_OVERRIDE to STATUS reg */
9336         elink_cl45_write(sc, phy, MDIO_CTL_DEVAD,
9337                          MDIO_84833_CMD_HDLR_STATUS,
9338                          PHY84833_STATUS_CMD_OPEN_OVERRIDE);
9339         for (idx = 0; idx < PHY84833_CMDHDLR_WAIT; idx++) {
9340                 elink_cl45_read(sc, phy, MDIO_CTL_DEVAD,
9341                                 MDIO_84833_CMD_HDLR_STATUS, &val);
9342                 if (val == PHY84833_STATUS_CMD_OPEN_FOR_CMDS)
9343                         break;
9344                 DELAY(1000 * 1);
9345         }
9346         if (idx >= PHY84833_CMDHDLR_WAIT) {
9347                 PMD_DRV_LOG(DEBUG, sc, "FW cmd: FW not ready.");
9348                 return ELINK_STATUS_ERROR;
9349         }
9350
9351         /* Prepare argument(s) and issue command */
9352         for (idx = 0; idx < argc; idx++) {
9353                 elink_cl45_write(sc, phy, MDIO_CTL_DEVAD,
9354                                  MDIO_84833_CMD_HDLR_DATA1 + idx,
9355                                  cmd_args[idx]);
9356         }
9357         elink_cl45_write(sc, phy, MDIO_CTL_DEVAD,
9358                          MDIO_84833_CMD_HDLR_COMMAND, fw_cmd);
9359         for (idx = 0; idx < PHY84833_CMDHDLR_WAIT; idx++) {
9360                 elink_cl45_read(sc, phy, MDIO_CTL_DEVAD,
9361                                 MDIO_84833_CMD_HDLR_STATUS, &val);
9362                 if ((val == PHY84833_STATUS_CMD_COMPLETE_PASS) ||
9363                     (val == PHY84833_STATUS_CMD_COMPLETE_ERROR))
9364                         break;
9365                 DELAY(1000 * 1);
9366         }
9367         if ((idx >= PHY84833_CMDHDLR_WAIT) ||
9368             (val == PHY84833_STATUS_CMD_COMPLETE_ERROR)) {
9369                 PMD_DRV_LOG(DEBUG, sc, "FW cmd failed.");
9370                 return ELINK_STATUS_ERROR;
9371         }
9372         /* Gather returning data */
9373         for (idx = 0; idx < argc; idx++) {
9374                 elink_cl45_read(sc, phy, MDIO_CTL_DEVAD,
9375                                 MDIO_84833_CMD_HDLR_DATA1 + idx,
9376                                 &cmd_args[idx]);
9377         }
9378         elink_cl45_write(sc, phy, MDIO_CTL_DEVAD,
9379                          MDIO_84833_CMD_HDLR_STATUS,
9380                          PHY84833_STATUS_CMD_CLEAR_COMPLETE);
9381         return ELINK_STATUS_OK;
9382 }
9383
9384 static elink_status_t elink_84833_pair_swap_cfg(struct elink_phy *phy,
9385                                                 struct elink_params *params,
9386                                                 __rte_unused struct elink_vars
9387                                                 *vars)
9388 {
9389         uint32_t pair_swap;
9390         uint16_t data[PHY84833_CMDHDLR_MAX_ARGS];
9391         elink_status_t status;
9392         struct bnx2x_softc *sc = params->sc;
9393
9394         /* Check for configuration. */
9395         pair_swap = REG_RD(sc, params->shmem_base +
9396                            offsetof(struct shmem_region,
9397                                     dev_info.port_hw_config[params->port].
9398                                     xgbt_phy_cfg)) &
9399             PORT_HW_CFG_RJ45_PAIR_SWAP_MASK;
9400
9401         if (pair_swap == 0)
9402                 return ELINK_STATUS_OK;
9403
9404         /* Only the second argument is used for this command */
9405         data[1] = (uint16_t) pair_swap;
9406
9407         status = elink_84833_cmd_hdlr(phy, params,
9408                                       PHY84833_CMD_SET_PAIR_SWAP, data,
9409                                       PHY84833_CMDHDLR_MAX_ARGS);
9410         if (status == ELINK_STATUS_OK) {
9411                 PMD_DRV_LOG(DEBUG, sc, "Pairswap OK, val=0x%x", data[1]);
9412         }
9413
9414         return status;
9415 }
9416
9417 static uint8_t elink_84833_get_reset_gpios(struct bnx2x_softc *sc,
9418                                            uint32_t shmem_base_path[],
9419                                            __rte_unused uint32_t chip_id)
9420 {
9421         uint32_t reset_pin[2];
9422         uint32_t idx;
9423         uint8_t reset_gpios;
9424         if (CHIP_IS_E3(sc)) {
9425                 /* Assume that these will be GPIOs, not EPIOs. */
9426                 for (idx = 0; idx < 2; idx++) {
9427                         /* Map config param to register bit. */
9428                         reset_pin[idx] = REG_RD(sc, shmem_base_path[idx] +
9429                                                 offsetof(struct shmem_region,
9430                                                          dev_info.
9431                                                          port_hw_config[0].
9432                                                          e3_cmn_pin_cfg));
9433                         reset_pin[idx] =
9434                             (reset_pin[idx] & PORT_HW_CFG_E3_PHY_RESET_MASK) >>
9435                             PORT_HW_CFG_E3_PHY_RESET_SHIFT;
9436                         reset_pin[idx] -= PIN_CFG_GPIO0_P0;
9437                         reset_pin[idx] = (1 << reset_pin[idx]);
9438                 }
9439                 reset_gpios = (uint8_t) (reset_pin[0] | reset_pin[1]);
9440         } else {
9441                 /* E2, look from diff place of shmem. */
9442                 for (idx = 0; idx < 2; idx++) {
9443                         reset_pin[idx] = REG_RD(sc, shmem_base_path[idx] +
9444                                                 offsetof(struct shmem_region,
9445                                                          dev_info.
9446                                                          port_hw_config[0].
9447                                                          default_cfg));
9448                         reset_pin[idx] &= PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK;
9449                         reset_pin[idx] -= PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0;
9450                         reset_pin[idx] >>= PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT;
9451                         reset_pin[idx] = (1 << reset_pin[idx]);
9452                 }
9453                 reset_gpios = (uint8_t) (reset_pin[0] | reset_pin[1]);
9454         }
9455
9456         return reset_gpios;
9457 }
9458
9459 static void elink_84833_hw_reset_phy(struct elink_phy *phy,
9460                                         struct elink_params *params)
9461 {
9462         struct bnx2x_softc *sc = params->sc;
9463         uint8_t reset_gpios;
9464         uint32_t other_shmem_base_addr = REG_RD(sc, params->shmem2_base +
9465                                                 offsetof(struct shmem2_region,
9466                                                          other_shmem_base_addr));
9467
9468         uint32_t shmem_base_path[2];
9469
9470         /* Work around for 84833 LED failure inside RESET status */
9471         elink_cl45_write(sc, phy, MDIO_AN_DEVAD,
9472                          MDIO_AN_REG_8481_LEGACY_MII_CTRL,
9473                          MDIO_AN_REG_8481_MII_CTRL_FORCE_1G);
9474         elink_cl45_write(sc, phy, MDIO_AN_DEVAD,
9475                          MDIO_AN_REG_8481_1G_100T_EXT_CTRL,
9476                          MIDO_AN_REG_8481_EXT_CTRL_FORCE_LEDS_OFF);
9477
9478         shmem_base_path[0] = params->shmem_base;
9479         shmem_base_path[1] = other_shmem_base_addr;
9480
9481         reset_gpios = elink_84833_get_reset_gpios(sc, shmem_base_path,
9482                                                   params->chip_id);
9483
9484         elink_cb_gpio_mult_write(sc, reset_gpios,
9485                                  MISC_REGISTERS_GPIO_OUTPUT_LOW);
9486         DELAY(10);
9487         PMD_DRV_LOG(DEBUG, sc,
9488                     "84833 hw reset on pin values 0x%x", reset_gpios);
9489 }
9490
9491 static elink_status_t elink_8483x_disable_eee(struct elink_phy *phy,
9492                                               struct elink_params *params,
9493                                               struct elink_vars *vars)
9494 {
9495         elink_status_t rc;
9496         uint16_t cmd_args = 0;
9497
9498         PMD_DRV_LOG(DEBUG, params->sc, "Don't Advertise 10GBase-T EEE");
9499
9500         /* Prevent Phy from working in EEE and advertising it */
9501         rc = elink_84833_cmd_hdlr(phy, params,
9502                                   PHY84833_CMD_SET_EEE_MODE, &cmd_args, 1);
9503         if (rc != ELINK_STATUS_OK) {
9504                 PMD_DRV_LOG(DEBUG, params->sc, "EEE disable failed.");
9505                 return rc;
9506         }
9507
9508         return elink_eee_disable(phy, params, vars);
9509 }
9510
9511 static elink_status_t elink_8483x_enable_eee(struct elink_phy *phy,
9512                                              struct elink_params *params,
9513                                              struct elink_vars *vars)
9514 {
9515         elink_status_t rc;
9516         uint16_t cmd_args = 1;
9517
9518         rc = elink_84833_cmd_hdlr(phy, params,
9519                                   PHY84833_CMD_SET_EEE_MODE, &cmd_args, 1);
9520         if (rc != ELINK_STATUS_OK) {
9521                 PMD_DRV_LOG(DEBUG, params->sc, "EEE enable failed.");
9522                 return rc;
9523         }
9524
9525         return elink_eee_advertise(phy, params, vars, SHMEM_EEE_10G_ADV);
9526 }
9527
9528 #define PHY84833_CONSTANT_LATENCY 1193
9529 static uint8_t elink_848x3_config_init(struct elink_phy *phy,
9530                                        struct elink_params *params,
9531                                        struct elink_vars *vars)
9532 {
9533         struct bnx2x_softc *sc = params->sc;
9534         uint8_t port, initialize = 1;
9535         uint16_t val;
9536         uint32_t actual_phy_selection;
9537         uint16_t cmd_args[PHY84833_CMDHDLR_MAX_ARGS];
9538         elink_status_t rc = ELINK_STATUS_OK;
9539
9540         DELAY(1000 * 1);
9541
9542         if (!(CHIP_IS_E1x(sc)))
9543                 port = SC_PATH(sc);
9544         else
9545                 port = params->port;
9546
9547         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84823) {
9548                 elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_3,
9549                                     MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
9550         } else {
9551                 /* MDIO reset */
9552                 elink_cl45_write(sc, phy,
9553                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x8000);
9554         }
9555
9556         elink_wait_reset_complete(sc, phy, params);
9557
9558         /* Wait for GPHY to come out of reset */
9559         DELAY(1000 * 50);
9560         if ((phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84833) &&
9561             (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834)) {
9562                 /* BNX2X84823 requires that XGXS links up first @ 10G for normal
9563                  * behavior.
9564                  */
9565                 uint16_t temp;
9566                 temp = vars->line_speed;
9567                 vars->line_speed = ELINK_SPEED_10000;
9568                 elink_set_autoneg(&params->phy[ELINK_INT_PHY], params, vars, 0);
9569                 elink_program_serdes(&params->phy[ELINK_INT_PHY], params, vars);
9570                 vars->line_speed = temp;
9571         }
9572
9573         elink_cl45_read(sc, phy, MDIO_CTL_DEVAD,
9574                         MDIO_CTL_REG_84823_MEDIA, &val);
9575         val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
9576                  MDIO_CTL_REG_84823_MEDIA_LINE_MASK |
9577                  MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN |
9578                  MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK |
9579                  MDIO_CTL_REG_84823_MEDIA_FIBER_1G);
9580
9581         if (CHIP_IS_E3(sc)) {
9582                 val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
9583                          MDIO_CTL_REG_84823_MEDIA_LINE_MASK);
9584         } else {
9585                 val |= (MDIO_CTL_REG_84823_CTRL_MAC_XFI |
9586                         MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L);
9587         }
9588
9589         actual_phy_selection = elink_phy_selection(params);
9590
9591         switch (actual_phy_selection) {
9592         case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
9593                 /* Do nothing. Essentially this is like the priority copper */
9594                 break;
9595         case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
9596                 val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER;
9597                 break;
9598         case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
9599                 val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER;
9600                 break;
9601         case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
9602                 /* Do nothing here. The first PHY won't be initialized at all */
9603                 break;
9604         case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
9605                 val |= MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN;
9606                 initialize = 0;
9607                 break;
9608         }
9609         if (params->phy[ELINK_EXT_PHY2].req_line_speed == ELINK_SPEED_1000)
9610                 val |= MDIO_CTL_REG_84823_MEDIA_FIBER_1G;
9611
9612         elink_cl45_write(sc, phy, MDIO_CTL_DEVAD,
9613                          MDIO_CTL_REG_84823_MEDIA, val);
9614         PMD_DRV_LOG(DEBUG, sc, "Multi_phy config = 0x%x, Media control = 0x%x",
9615                     params->multi_phy_config, val);
9616
9617         if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84833) ||
9618             (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834)) {
9619                 elink_84833_pair_swap_cfg(phy, params, vars);
9620
9621                 /* Keep AutogrEEEn disabled. */
9622                 cmd_args[0] = 0x0;
9623                 cmd_args[1] = 0x0;
9624                 cmd_args[2] = PHY84833_CONSTANT_LATENCY + 1;
9625                 cmd_args[3] = PHY84833_CONSTANT_LATENCY;
9626                 rc = elink_84833_cmd_hdlr(phy, params,
9627                                           PHY84833_CMD_SET_EEE_MODE, cmd_args,
9628                                           PHY84833_CMDHDLR_MAX_ARGS);
9629                 if (rc != ELINK_STATUS_OK) {
9630                         PMD_DRV_LOG(DEBUG, sc, "Cfg AutogrEEEn failed.");
9631                 }
9632         }
9633         if (initialize) {
9634                 rc = elink_848xx_cmn_config_init(phy, params, vars);
9635         } else {
9636                 elink_save_848xx_spirom_version(phy, sc, params->port);
9637         }
9638         /* 84833 PHY has a better feature and doesn't need to support this. */
9639         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84823) {
9640                 uint32_t cms_enable = REG_RD(sc, params->shmem_base +
9641                                              offsetof(struct shmem_region,
9642                                                       dev_info.
9643                                                       port_hw_config[params->
9644                                                                      port].
9645                                                       default_cfg)) &
9646                     PORT_HW_CFG_ENABLE_CMS_MASK;
9647
9648                 elink_cl45_read(sc, phy, MDIO_CTL_DEVAD,
9649                                 MDIO_CTL_REG_84823_USER_CTRL_REG, &val);
9650                 if (cms_enable)
9651                         val |= MDIO_CTL_REG_84823_USER_CTRL_CMS;
9652                 else
9653                         val &= ~MDIO_CTL_REG_84823_USER_CTRL_CMS;
9654                 elink_cl45_write(sc, phy, MDIO_CTL_DEVAD,
9655                                  MDIO_CTL_REG_84823_USER_CTRL_REG, val);
9656         }
9657
9658         elink_cl45_read(sc, phy, MDIO_CTL_DEVAD,
9659                         MDIO_84833_TOP_CFG_FW_REV, &val);
9660
9661         /* Configure EEE support */
9662         if ((val >= MDIO_84833_TOP_CFG_FW_EEE) &&
9663             (val != MDIO_84833_TOP_CFG_FW_NO_EEE) &&
9664             elink_eee_has_cap(params)) {
9665                 rc = elink_eee_initial_config(params, vars, SHMEM_EEE_10G_ADV);
9666                 if (rc != ELINK_STATUS_OK) {
9667                         PMD_DRV_LOG(DEBUG, sc, "Failed to configure EEE timers");
9668                         elink_8483x_disable_eee(phy, params, vars);
9669                         return rc;
9670                 }
9671
9672                 if ((phy->req_duplex == DUPLEX_FULL) &&
9673                     (params->eee_mode & ELINK_EEE_MODE_ADV_LPI) &&
9674                     (elink_eee_calc_timer(params) ||
9675                      !(params->eee_mode & ELINK_EEE_MODE_ENABLE_LPI)))
9676                         rc = elink_8483x_enable_eee(phy, params, vars);
9677                 else
9678                         rc = elink_8483x_disable_eee(phy, params, vars);
9679                 if (rc != ELINK_STATUS_OK) {
9680                         PMD_DRV_LOG(DEBUG, sc, "Failed to set EEE advertisement");
9681                         return rc;
9682                 }
9683         } else {
9684                 vars->eee_status &= ~SHMEM_EEE_SUPPORTED_MASK;
9685         }
9686
9687         if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84833) ||
9688             (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834)) {
9689                 /* Bring PHY out of super isolate mode as the final step. */
9690                 elink_cl45_read_and_write(sc, phy,
9691                                           MDIO_CTL_DEVAD,
9692                                           MDIO_84833_TOP_CFG_XGPHY_STRAP1,
9693                                           (uint16_t) ~
9694                                           MDIO_84833_SUPER_ISOLATE);
9695         }
9696         return rc;
9697 }
9698
9699 static uint8_t elink_848xx_read_status(struct elink_phy *phy,
9700                                        struct elink_params *params,
9701                                        struct elink_vars *vars)
9702 {
9703         struct bnx2x_softc *sc = params->sc;
9704         uint16_t val, val1, val2;
9705         uint8_t link_up = 0;
9706
9707         /* Check 10G-BaseT link status */
9708         /* Check PMD signal ok */
9709         elink_cl45_read(sc, phy, MDIO_AN_DEVAD, 0xFFFA, &val1);
9710         elink_cl45_read(sc, phy,
9711                         MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_PMD_SIGNAL, &val2);
9712         PMD_DRV_LOG(DEBUG, sc, "BNX2X848xx: PMD_SIGNAL 1.a811 = 0x%x", val2);
9713
9714         /* Check link 10G */
9715         if (val2 & (1 << 11)) {
9716                 vars->line_speed = ELINK_SPEED_10000;
9717                 vars->duplex = DUPLEX_FULL;
9718                 link_up = 1;
9719                 elink_ext_phy_10G_an_resolve(sc, phy, vars);
9720         } else {                /* Check Legacy speed link */
9721                 uint16_t legacy_status, legacy_speed, mii_ctrl;
9722
9723                 /* Enable expansion register 0x42 (Operation mode status) */
9724                 elink_cl45_write(sc, phy,
9725                                  MDIO_AN_DEVAD,
9726                                  MDIO_AN_REG_8481_EXPANSION_REG_ACCESS, 0xf42);
9727
9728                 /* Get legacy speed operation status */
9729                 elink_cl45_read(sc, phy,
9730                                 MDIO_AN_DEVAD,
9731                                 MDIO_AN_REG_8481_EXPANSION_REG_RD_RW,
9732                                 &legacy_status);
9733
9734                 PMD_DRV_LOG(DEBUG, sc,
9735                             "Legacy speed status = 0x%x", legacy_status);
9736                 link_up = ((legacy_status & (1 << 11)) == (1 << 11));
9737                 legacy_speed = (legacy_status & (3 << 9));
9738                 if (legacy_speed == (0 << 9))
9739                         vars->line_speed = ELINK_SPEED_10;
9740                 else if (legacy_speed == (1 << 9))
9741                         vars->line_speed = ELINK_SPEED_100;
9742                 else if (legacy_speed == (2 << 9))
9743                         vars->line_speed = ELINK_SPEED_1000;
9744                 else {          /* Should not happen: Treat as link down */
9745                         vars->line_speed = 0;
9746                         link_up = 0;
9747                 }
9748
9749                 if (params->feature_config_flags &
9750                     ELINK_FEATURE_CONFIG_IEEE_PHY_TEST) {
9751                         elink_cl45_read(sc, phy,
9752                                         MDIO_AN_DEVAD,
9753                                         MDIO_AN_REG_8481_LEGACY_MII_CTRL,
9754                                         &mii_ctrl);
9755                         /* For IEEE testing, check for a fake link. */
9756                         link_up |= ((mii_ctrl & 0x3040) == 0x40);
9757                 }
9758
9759                 if (link_up) {
9760                         if (legacy_status & (1 << 8))
9761                                 vars->duplex = DUPLEX_FULL;
9762                         else
9763                                 vars->duplex = DUPLEX_HALF;
9764
9765                         PMD_DRV_LOG(DEBUG, sc,
9766                                     "Link is up in %dMbps, is_duplex_full= %d",
9767                                     vars->line_speed,
9768                                     (vars->duplex == DUPLEX_FULL));
9769                         /* Check legacy speed AN resolution */
9770                         elink_cl45_read(sc, phy,
9771                                         MDIO_AN_DEVAD,
9772                                         MDIO_AN_REG_8481_LEGACY_MII_STATUS,
9773                                         &val);
9774                         if (val & (1 << 5))
9775                                 vars->link_status |=
9776                                     LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
9777                         elink_cl45_read(sc, phy,
9778                                         MDIO_AN_DEVAD,
9779                                         MDIO_AN_REG_8481_LEGACY_AN_EXPANSION,
9780                                         &val);
9781                         if ((val & (1 << 0)) == 0)
9782                                 vars->link_status |=
9783                                     LINK_STATUS_PARALLEL_DETECTION_USED;
9784                 }
9785         }
9786         if (link_up) {
9787                 PMD_DRV_LOG(DEBUG, sc, "BNX2X848x3: link speed is %d",
9788                             vars->line_speed);
9789                 elink_ext_phy_resolve_fc(phy, params, vars);
9790
9791                 /* Read LP advertised speeds */
9792                 elink_cl45_read(sc, phy, MDIO_AN_DEVAD,
9793                                 MDIO_AN_REG_CL37_FC_LP, &val);
9794                 if (val & (1 << 5))
9795                         vars->link_status |=
9796                             LINK_STATUS_LINK_PARTNER_10THD_CAPABLE;
9797                 if (val & (1 << 6))
9798                         vars->link_status |=
9799                             LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE;
9800                 if (val & (1 << 7))
9801                         vars->link_status |=
9802                             LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE;
9803                 if (val & (1 << 8))
9804                         vars->link_status |=
9805                             LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE;
9806                 if (val & (1 << 9))
9807                         vars->link_status |=
9808                             LINK_STATUS_LINK_PARTNER_100T4_CAPABLE;
9809
9810                 elink_cl45_read(sc, phy, MDIO_AN_DEVAD,
9811                                 MDIO_AN_REG_1000T_STATUS, &val);
9812
9813                 if (val & (1 << 10))
9814                         vars->link_status |=
9815                             LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE;
9816                 if (val & (1 << 11))
9817                         vars->link_status |=
9818                             LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
9819
9820                 elink_cl45_read(sc, phy, MDIO_AN_DEVAD,
9821                                 MDIO_AN_REG_MASTER_STATUS, &val);
9822
9823                 if (val & (1 << 11))
9824                         vars->link_status |=
9825                             LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
9826
9827                 /* Determine if EEE was negotiated */
9828                 if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84833) ||
9829                     (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834))
9830                         elink_eee_an_resolve(phy, params, vars);
9831         }
9832
9833         return link_up;
9834 }
9835
9836 static uint8_t elink_848xx_format_ver(uint32_t raw_ver, uint8_t * str,
9837                                              uint16_t * len)
9838 {
9839         elink_status_t status = ELINK_STATUS_OK;
9840         uint32_t spirom_ver;
9841         spirom_ver = ((raw_ver & 0xF80) >> 7) << 16 | (raw_ver & 0x7F);
9842         status = elink_format_ver(spirom_ver, str, len);
9843         return status;
9844 }
9845
9846 static void elink_8481_hw_reset(__rte_unused struct elink_phy *phy,
9847                                 struct elink_params *params)
9848 {
9849         elink_cb_gpio_write(params->sc, MISC_REGISTERS_GPIO_1,
9850                             MISC_REGISTERS_GPIO_OUTPUT_LOW, 0);
9851         elink_cb_gpio_write(params->sc, MISC_REGISTERS_GPIO_1,
9852                             MISC_REGISTERS_GPIO_OUTPUT_LOW, 1);
9853 }
9854
9855 static void elink_8481_link_reset(struct elink_phy *phy,
9856                                   struct elink_params *params)
9857 {
9858         elink_cl45_write(params->sc, phy,
9859                          MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
9860         elink_cl45_write(params->sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1);
9861 }
9862
9863 static void elink_848x3_link_reset(struct elink_phy *phy,
9864                                    struct elink_params *params)
9865 {
9866         struct bnx2x_softc *sc = params->sc;
9867         uint8_t port;
9868         uint16_t val16;
9869
9870         if (!(CHIP_IS_E1x(sc)))
9871                 port = SC_PATH(sc);
9872         else
9873                 port = params->port;
9874
9875         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84823) {
9876                 elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_3,
9877                                     MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
9878         } else {
9879                 elink_cl45_read(sc, phy,
9880                                 MDIO_CTL_DEVAD,
9881                                 MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val16);
9882                 val16 |= MDIO_84833_SUPER_ISOLATE;
9883                 elink_cl45_write(sc, phy,
9884                                  MDIO_CTL_DEVAD,
9885                                  MDIO_84833_TOP_CFG_XGPHY_STRAP1, val16);
9886         }
9887 }
9888
9889 static void elink_848xx_set_link_led(struct elink_phy *phy,
9890                                      struct elink_params *params, uint8_t mode)
9891 {
9892         struct bnx2x_softc *sc = params->sc;
9893         uint16_t val;
9894         __rte_unused uint8_t port;
9895
9896         if (!(CHIP_IS_E1x(sc)))
9897                 port = SC_PATH(sc);
9898         else
9899                 port = params->port;
9900
9901         switch (mode) {
9902         case ELINK_LED_MODE_OFF:
9903
9904                 PMD_DRV_LOG(DEBUG, sc, "Port 0x%x: LED MODE OFF", port);
9905
9906                 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
9907                     SHARED_HW_CFG_LED_EXTPHY1) {
9908
9909                         /* Set LED masks */
9910                         elink_cl45_write(sc, phy,
9911                                          MDIO_PMA_DEVAD,
9912                                          MDIO_PMA_REG_8481_LED1_MASK, 0x0);
9913
9914                         elink_cl45_write(sc, phy,
9915                                          MDIO_PMA_DEVAD,
9916                                          MDIO_PMA_REG_8481_LED2_MASK, 0x0);
9917
9918                         elink_cl45_write(sc, phy,
9919                                          MDIO_PMA_DEVAD,
9920                                          MDIO_PMA_REG_8481_LED3_MASK, 0x0);
9921
9922                         elink_cl45_write(sc, phy,
9923                                          MDIO_PMA_DEVAD,
9924                                          MDIO_PMA_REG_8481_LED5_MASK, 0x0);
9925
9926                 } else {
9927                         elink_cl45_write(sc, phy,
9928                                          MDIO_PMA_DEVAD,
9929                                          MDIO_PMA_REG_8481_LED1_MASK, 0x0);
9930                 }
9931                 break;
9932         case ELINK_LED_MODE_FRONT_PANEL_OFF:
9933
9934                 PMD_DRV_LOG(DEBUG, sc,
9935                             "Port 0x%x: LED MODE FRONT PANEL OFF", port);
9936
9937                 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
9938                     SHARED_HW_CFG_LED_EXTPHY1) {
9939
9940                         /* Set LED masks */
9941                         elink_cl45_write(sc, phy,
9942                                          MDIO_PMA_DEVAD,
9943                                          MDIO_PMA_REG_8481_LED1_MASK, 0x0);
9944
9945                         elink_cl45_write(sc, phy,
9946                                          MDIO_PMA_DEVAD,
9947                                          MDIO_PMA_REG_8481_LED2_MASK, 0x0);
9948
9949                         elink_cl45_write(sc, phy,
9950                                          MDIO_PMA_DEVAD,
9951                                          MDIO_PMA_REG_8481_LED3_MASK, 0x0);
9952
9953                         elink_cl45_write(sc, phy,
9954                                          MDIO_PMA_DEVAD,
9955                                          MDIO_PMA_REG_8481_LED5_MASK, 0x20);
9956
9957                 } else {
9958                         elink_cl45_write(sc, phy,
9959                                          MDIO_PMA_DEVAD,
9960                                          MDIO_PMA_REG_8481_LED1_MASK, 0x0);
9961                         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834) {
9962                                 /* Disable MI_INT interrupt before setting LED4
9963                                  * source to constant off.
9964                                  */
9965                                 if (REG_RD(sc, NIG_REG_MASK_INTERRUPT_PORT0 +
9966                                            params->port * 4) &
9967                                     ELINK_NIG_MASK_MI_INT) {
9968                                         params->link_flags |=
9969                                             ELINK_LINK_FLAGS_INT_DISABLED;
9970
9971                                         elink_bits_dis(sc,
9972                                                        NIG_REG_MASK_INTERRUPT_PORT0
9973                                                        + params->port * 4,
9974                                                        ELINK_NIG_MASK_MI_INT);
9975                                 }
9976                                 elink_cl45_write(sc, phy,
9977                                                  MDIO_PMA_DEVAD,
9978                                                  MDIO_PMA_REG_8481_SIGNAL_MASK,
9979                                                  0x0);
9980                         }
9981                 }
9982                 break;
9983         case ELINK_LED_MODE_ON:
9984
9985                 PMD_DRV_LOG(DEBUG, sc, "Port 0x%x: LED MODE ON", port);
9986
9987                 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
9988                     SHARED_HW_CFG_LED_EXTPHY1) {
9989                         /* Set control reg */
9990                         elink_cl45_read(sc, phy,
9991                                         MDIO_PMA_DEVAD,
9992                                         MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
9993                         val &= 0x8000;
9994                         val |= 0x2492;
9995
9996                         elink_cl45_write(sc, phy,
9997                                          MDIO_PMA_DEVAD,
9998                                          MDIO_PMA_REG_8481_LINK_SIGNAL, val);
9999
10000                         /* Set LED masks */
10001                         elink_cl45_write(sc, phy,
10002                                          MDIO_PMA_DEVAD,
10003                                          MDIO_PMA_REG_8481_LED1_MASK, 0x0);
10004
10005                         elink_cl45_write(sc, phy,
10006                                          MDIO_PMA_DEVAD,
10007                                          MDIO_PMA_REG_8481_LED2_MASK, 0x20);
10008
10009                         elink_cl45_write(sc, phy,
10010                                          MDIO_PMA_DEVAD,
10011                                          MDIO_PMA_REG_8481_LED3_MASK, 0x20);
10012
10013                         elink_cl45_write(sc, phy,
10014                                          MDIO_PMA_DEVAD,
10015                                          MDIO_PMA_REG_8481_LED5_MASK, 0x0);
10016                 } else {
10017                         elink_cl45_write(sc, phy,
10018                                          MDIO_PMA_DEVAD,
10019                                          MDIO_PMA_REG_8481_LED1_MASK, 0x20);
10020                         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834) {
10021                                 /* Disable MI_INT interrupt before setting LED4
10022                                  * source to constant on.
10023                                  */
10024                                 if (REG_RD(sc, NIG_REG_MASK_INTERRUPT_PORT0 +
10025                                            params->port * 4) &
10026                                     ELINK_NIG_MASK_MI_INT) {
10027                                         params->link_flags |=
10028                                             ELINK_LINK_FLAGS_INT_DISABLED;
10029
10030                                         elink_bits_dis(sc,
10031                                                        NIG_REG_MASK_INTERRUPT_PORT0
10032                                                        + params->port * 4,
10033                                                        ELINK_NIG_MASK_MI_INT);
10034                                 }
10035                                 elink_cl45_write(sc, phy,
10036                                                  MDIO_PMA_DEVAD,
10037                                                  MDIO_PMA_REG_8481_SIGNAL_MASK,
10038                                                  0x20);
10039                         }
10040                 }
10041                 break;
10042
10043         case ELINK_LED_MODE_OPER:
10044
10045                 PMD_DRV_LOG(DEBUG, sc, "Port 0x%x: LED MODE OPER", port);
10046
10047                 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
10048                     SHARED_HW_CFG_LED_EXTPHY1) {
10049
10050                         /* Set control reg */
10051                         elink_cl45_read(sc, phy,
10052                                         MDIO_PMA_DEVAD,
10053                                         MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
10054
10055                         if (!((val &
10056                                MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK)
10057                               >>
10058                               MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT))
10059                         {
10060                                 PMD_DRV_LOG(DEBUG, sc, "Setting LINK_SIGNAL");
10061                                 elink_cl45_write(sc, phy,
10062                                                  MDIO_PMA_DEVAD,
10063                                                  MDIO_PMA_REG_8481_LINK_SIGNAL,
10064                                                  0xa492);
10065                         }
10066
10067                         /* Set LED masks */
10068                         elink_cl45_write(sc, phy,
10069                                          MDIO_PMA_DEVAD,
10070                                          MDIO_PMA_REG_8481_LED1_MASK, 0x10);
10071
10072                         elink_cl45_write(sc, phy,
10073                                          MDIO_PMA_DEVAD,
10074                                          MDIO_PMA_REG_8481_LED2_MASK, 0x80);
10075
10076                         elink_cl45_write(sc, phy,
10077                                          MDIO_PMA_DEVAD,
10078                                          MDIO_PMA_REG_8481_LED3_MASK, 0x98);
10079
10080                         elink_cl45_write(sc, phy,
10081                                          MDIO_PMA_DEVAD,
10082                                          MDIO_PMA_REG_8481_LED5_MASK, 0x40);
10083
10084                 } else {
10085                         /* EXTPHY2 LED mode indicate that the 100M/1G/10G LED
10086                          * sources are all wired through LED1, rather than only
10087                          * 10G in other modes.
10088                          */
10089                         val = ((params->hw_led_mode <<
10090                                 SHARED_HW_CFG_LED_MODE_SHIFT) ==
10091                                SHARED_HW_CFG_LED_EXTPHY2) ? 0x98 : 0x80;
10092
10093                         elink_cl45_write(sc, phy,
10094                                          MDIO_PMA_DEVAD,
10095                                          MDIO_PMA_REG_8481_LED1_MASK, val);
10096
10097                         /* Tell LED3 to blink on source */
10098                         elink_cl45_read(sc, phy,
10099                                         MDIO_PMA_DEVAD,
10100                                         MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
10101                         val &= ~(7 << 6);
10102                         val |= (1 << 6);        /* A83B[8:6]= 1 */
10103                         elink_cl45_write(sc, phy,
10104                                          MDIO_PMA_DEVAD,
10105                                          MDIO_PMA_REG_8481_LINK_SIGNAL, val);
10106                         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834) {
10107                                 /* Restore LED4 source to external link,
10108                                  * and re-enable interrupts.
10109                                  */
10110                                 elink_cl45_write(sc, phy,
10111                                                  MDIO_PMA_DEVAD,
10112                                                  MDIO_PMA_REG_8481_SIGNAL_MASK,
10113                                                  0x40);
10114                                 if (params->link_flags &
10115                                     ELINK_LINK_FLAGS_INT_DISABLED) {
10116                                         elink_link_int_enable(params);
10117                                         params->link_flags &=
10118                                             ~ELINK_LINK_FLAGS_INT_DISABLED;
10119                                 }
10120                         }
10121                 }
10122                 break;
10123         }
10124
10125         /* This is a workaround for E3+84833 until autoneg
10126          * restart is fixed in f/w
10127          */
10128         if (CHIP_IS_E3(sc)) {
10129                 elink_cl45_read(sc, phy, MDIO_WC_DEVAD,
10130                                 MDIO_WC_REG_GP2_STATUS_GP_2_1, &val);
10131         }
10132 }
10133
10134 /******************************************************************/
10135 /*                      54618SE PHY SECTION                       */
10136 /******************************************************************/
10137 static void elink_54618se_specific_func(struct elink_phy *phy,
10138                                         struct elink_params *params,
10139                                         uint32_t action)
10140 {
10141         struct bnx2x_softc *sc = params->sc;
10142         uint16_t temp;
10143         switch (action) {
10144         case ELINK_PHY_INIT:
10145                 /* Configure LED4: set to INTR (0x6). */
10146                 /* Accessing shadow register 0xe. */
10147                 elink_cl22_write(sc, phy,
10148                                  MDIO_REG_GPHY_SHADOW,
10149                                  MDIO_REG_GPHY_SHADOW_LED_SEL2);
10150                 elink_cl22_read(sc, phy, MDIO_REG_GPHY_SHADOW, &temp);
10151                 temp &= ~(0xf << 4);
10152                 temp |= (0x6 << 4);
10153                 elink_cl22_write(sc, phy,
10154                                  MDIO_REG_GPHY_SHADOW,
10155                                  MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
10156                 /* Configure INTR based on link status change. */
10157                 elink_cl22_write(sc, phy,
10158                                  MDIO_REG_INTR_MASK,
10159                                  ~MDIO_REG_INTR_MASK_LINK_STATUS);
10160                 break;
10161         }
10162 }
10163
10164 static uint8_t elink_54618se_config_init(struct elink_phy *phy,
10165                                          struct elink_params *params,
10166                                          struct elink_vars *vars)
10167 {
10168         struct bnx2x_softc *sc = params->sc;
10169         uint8_t port;
10170         uint16_t autoneg_val, an_1000_val, an_10_100_val, fc_val, temp;
10171         uint32_t cfg_pin;
10172
10173         PMD_DRV_LOG(DEBUG, sc, "54618SE cfg init");
10174         DELAY(1000 * 1);
10175
10176         /* This works with E3 only, no need to check the chip
10177          * before determining the port.
10178          */
10179         port = params->port;
10180
10181         cfg_pin = (REG_RD(sc, params->shmem_base +
10182                           offsetof(struct shmem_region,
10183                                    dev_info.port_hw_config[port].
10184                                    e3_cmn_pin_cfg)) &
10185                    PORT_HW_CFG_E3_PHY_RESET_MASK) >>
10186             PORT_HW_CFG_E3_PHY_RESET_SHIFT;
10187
10188         /* Drive pin high to bring the GPHY out of reset. */
10189         elink_set_cfg_pin(sc, cfg_pin, 1);
10190
10191         /* wait for GPHY to reset */
10192         DELAY(1000 * 50);
10193
10194         /* reset phy */
10195         elink_cl22_write(sc, phy, MDIO_PMA_REG_CTRL, 0x8000);
10196         elink_wait_reset_complete(sc, phy, params);
10197
10198         /* Wait for GPHY to reset */
10199         DELAY(1000 * 50);
10200
10201         elink_54618se_specific_func(phy, params, ELINK_PHY_INIT);
10202         /* Flip the signal detect polarity (set 0x1c.0x1e[8]). */
10203         elink_cl22_write(sc, phy,
10204                          MDIO_REG_GPHY_SHADOW,
10205                          MDIO_REG_GPHY_SHADOW_AUTO_DET_MED);
10206         elink_cl22_read(sc, phy, MDIO_REG_GPHY_SHADOW, &temp);
10207         temp |= MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD;
10208         elink_cl22_write(sc, phy,
10209                          MDIO_REG_GPHY_SHADOW,
10210                          MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
10211
10212         /* Set up fc */
10213         /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
10214         elink_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
10215         fc_val = 0;
10216         if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
10217             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC)
10218                 fc_val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
10219
10220         if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
10221             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
10222                 fc_val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
10223
10224         /* Read all advertisement */
10225         elink_cl22_read(sc, phy, 0x09, &an_1000_val);
10226
10227         elink_cl22_read(sc, phy, 0x04, &an_10_100_val);
10228
10229         elink_cl22_read(sc, phy, MDIO_PMA_REG_CTRL, &autoneg_val);
10230
10231         /* Disable forced speed */
10232         autoneg_val &=
10233             ~((1 << 6) | (1 << 8) | (1 << 9) | (1 << 12) | (1 << 13));
10234         an_10_100_val &=
10235             ~((1 << 5) | (1 << 6) | (1 << 7) | (1 << 8) | (1 << 10) |
10236               (1 << 11));
10237
10238         if (((phy->req_line_speed == ELINK_SPEED_AUTO_NEG) &&
10239              (phy->speed_cap_mask &
10240               PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
10241             (phy->req_line_speed == ELINK_SPEED_1000)) {
10242                 an_1000_val |= (1 << 8);
10243                 autoneg_val |= (1 << 9 | 1 << 12);
10244                 if (phy->req_duplex == DUPLEX_FULL)
10245                         an_1000_val |= (1 << 9);
10246                 PMD_DRV_LOG(DEBUG, sc, "Advertising 1G");
10247         } else
10248                 an_1000_val &= ~((1 << 8) | (1 << 9));
10249
10250         elink_cl22_write(sc, phy, 0x09, an_1000_val);
10251         elink_cl22_read(sc, phy, 0x09, &an_1000_val);
10252
10253         /* Advertise 10/100 link speed */
10254         if (phy->req_line_speed == ELINK_SPEED_AUTO_NEG) {
10255                 if (phy->speed_cap_mask &
10256                     PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF) {
10257                         an_10_100_val |= (1 << 5);
10258                         autoneg_val |= (1 << 9 | 1 << 12);
10259                         PMD_DRV_LOG(DEBUG, sc, "Advertising 10M-HD");
10260                 }
10261                 if (phy->speed_cap_mask &
10262                     PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF) {
10263                         an_10_100_val |= (1 << 6);
10264                         autoneg_val |= (1 << 9 | 1 << 12);
10265                         PMD_DRV_LOG(DEBUG, sc, "Advertising 10M-FD");
10266                 }
10267                 if (phy->speed_cap_mask &
10268                     PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF) {
10269                         an_10_100_val |= (1 << 7);
10270                         autoneg_val |= (1 << 9 | 1 << 12);
10271                         PMD_DRV_LOG(DEBUG, sc, "Advertising 100M-HD");
10272                 }
10273                 if (phy->speed_cap_mask &
10274                     PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL) {
10275                         an_10_100_val |= (1 << 8);
10276                         autoneg_val |= (1 << 9 | 1 << 12);
10277                         PMD_DRV_LOG(DEBUG, sc, "Advertising 100M-FD");
10278                 }
10279         }
10280
10281         /* Only 10/100 are allowed to work in FORCE mode */
10282         if (phy->req_line_speed == ELINK_SPEED_100) {
10283                 autoneg_val |= (1 << 13);
10284                 /* Enabled AUTO-MDIX when autoneg is disabled */
10285                 elink_cl22_write(sc, phy, 0x18, (1 << 15 | 1 << 9 | 7 << 0));
10286                 PMD_DRV_LOG(DEBUG, sc, "Setting 100M force");
10287         }
10288         if (phy->req_line_speed == ELINK_SPEED_10) {
10289                 /* Enabled AUTO-MDIX when autoneg is disabled */
10290                 elink_cl22_write(sc, phy, 0x18, (1 << 15 | 1 << 9 | 7 << 0));
10291                 PMD_DRV_LOG(DEBUG, sc, "Setting 10M force");
10292         }
10293
10294         if ((phy->flags & ELINK_FLAGS_EEE) && elink_eee_has_cap(params)) {
10295                 elink_status_t rc;
10296
10297                 elink_cl22_write(sc, phy, MDIO_REG_GPHY_EXP_ACCESS,
10298                                  MDIO_REG_GPHY_EXP_ACCESS_TOP |
10299                                  MDIO_REG_GPHY_EXP_TOP_2K_BUF);
10300                 elink_cl22_read(sc, phy, MDIO_REG_GPHY_EXP_ACCESS_GATE, &temp);
10301                 temp &= 0xfffe;
10302                 elink_cl22_write(sc, phy, MDIO_REG_GPHY_EXP_ACCESS_GATE, temp);
10303
10304                 rc = elink_eee_initial_config(params, vars, SHMEM_EEE_1G_ADV);
10305                 if (rc != ELINK_STATUS_OK) {
10306                         PMD_DRV_LOG(DEBUG, sc, "Failed to configure EEE timers");
10307                         elink_eee_disable(phy, params, vars);
10308                 } else if ((params->eee_mode & ELINK_EEE_MODE_ADV_LPI) &&
10309                            (phy->req_duplex == DUPLEX_FULL) &&
10310                            (elink_eee_calc_timer(params) ||
10311                             !(params->eee_mode & ELINK_EEE_MODE_ENABLE_LPI))) {
10312                         /* Need to advertise EEE only when requested,
10313                          * and either no LPI assertion was requested,
10314                          * or it was requested and a valid timer was set.
10315                          * Also notice full duplex is required for EEE.
10316                          */
10317                         elink_eee_advertise(phy, params, vars,
10318                                             SHMEM_EEE_1G_ADV);
10319                 } else {
10320                         PMD_DRV_LOG(DEBUG, sc, "Don't Advertise 1GBase-T EEE");
10321                         elink_eee_disable(phy, params, vars);
10322                 }
10323         } else {
10324                 vars->eee_status &= ~SHMEM_EEE_1G_ADV <<
10325                     SHMEM_EEE_SUPPORTED_SHIFT;
10326
10327                 if (phy->flags & ELINK_FLAGS_EEE) {
10328                         /* Handle legacy auto-grEEEn */
10329                         if (params->feature_config_flags &
10330                             ELINK_FEATURE_CONFIG_AUTOGREEEN_ENABLED) {
10331                                 temp = 6;
10332                                 PMD_DRV_LOG(DEBUG, sc, "Enabling Auto-GrEEEn");
10333                         } else {
10334                                 temp = 0;
10335                                 PMD_DRV_LOG(DEBUG, sc, "Don't Adv. EEE");
10336                         }
10337                         elink_cl45_write(sc, phy, MDIO_AN_DEVAD,
10338                                          MDIO_AN_REG_EEE_ADV, temp);
10339                 }
10340         }
10341
10342         elink_cl22_write(sc, phy, 0x04, an_10_100_val | fc_val);
10343
10344         if (phy->req_duplex == DUPLEX_FULL)
10345                 autoneg_val |= (1 << 8);
10346
10347         elink_cl22_write(sc, phy, MDIO_PMA_REG_CTRL, autoneg_val);
10348
10349         return ELINK_STATUS_OK;
10350 }
10351
10352 static void elink_5461x_set_link_led(struct elink_phy *phy,
10353                                      struct elink_params *params, uint8_t mode)
10354 {
10355         struct bnx2x_softc *sc = params->sc;
10356         uint16_t temp;
10357
10358         elink_cl22_write(sc, phy,
10359                          MDIO_REG_GPHY_SHADOW, MDIO_REG_GPHY_SHADOW_LED_SEL1);
10360         elink_cl22_read(sc, phy, MDIO_REG_GPHY_SHADOW, &temp);
10361         temp &= 0xff00;
10362
10363         PMD_DRV_LOG(DEBUG, sc, "54618x set link led (mode=%x)", mode);
10364         switch (mode) {
10365         case ELINK_LED_MODE_FRONT_PANEL_OFF:
10366         case ELINK_LED_MODE_OFF:
10367                 temp |= 0x00ee;
10368                 break;
10369         case ELINK_LED_MODE_OPER:
10370                 temp |= 0x0001;
10371                 break;
10372         case ELINK_LED_MODE_ON:
10373                 temp |= 0x00ff;
10374                 break;
10375         default:
10376                 break;
10377         }
10378         elink_cl22_write(sc, phy,
10379                          MDIO_REG_GPHY_SHADOW,
10380                          MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
10381         return;
10382 }
10383
10384 static void elink_54618se_link_reset(struct elink_phy *phy,
10385                                      struct elink_params *params)
10386 {
10387         struct bnx2x_softc *sc = params->sc;
10388         uint32_t cfg_pin;
10389         uint8_t port;
10390
10391         /* In case of no EPIO routed to reset the GPHY, put it
10392          * in low power mode.
10393          */
10394         elink_cl22_write(sc, phy, MDIO_PMA_REG_CTRL, 0x800);
10395         /* This works with E3 only, no need to check the chip
10396          * before determining the port.
10397          */
10398         port = params->port;
10399         cfg_pin = (REG_RD(sc, params->shmem_base +
10400                           offsetof(struct shmem_region,
10401                                    dev_info.port_hw_config[port].
10402                                    e3_cmn_pin_cfg)) &
10403                    PORT_HW_CFG_E3_PHY_RESET_MASK) >>
10404             PORT_HW_CFG_E3_PHY_RESET_SHIFT;
10405
10406         /* Drive pin low to put GPHY in reset. */
10407         elink_set_cfg_pin(sc, cfg_pin, 0);
10408 }
10409
10410 static uint8_t elink_54618se_read_status(struct elink_phy *phy,
10411                                          struct elink_params *params,
10412                                          struct elink_vars *vars)
10413 {
10414         struct bnx2x_softc *sc = params->sc;
10415         uint16_t val;
10416         uint8_t link_up = 0;
10417         uint16_t legacy_status, legacy_speed;
10418
10419         /* Get speed operation status */
10420         elink_cl22_read(sc, phy, MDIO_REG_GPHY_AUX_STATUS, &legacy_status);
10421         PMD_DRV_LOG(DEBUG, sc, "54618SE read_status: 0x%x", legacy_status);
10422
10423         /* Read status to clear the PHY interrupt. */
10424         elink_cl22_read(sc, phy, MDIO_REG_INTR_STATUS, &val);
10425
10426         link_up = ((legacy_status & (1 << 2)) == (1 << 2));
10427
10428         if (link_up) {
10429                 legacy_speed = (legacy_status & (7 << 8));
10430                 if (legacy_speed == (7 << 8)) {
10431                         vars->line_speed = ELINK_SPEED_1000;
10432                         vars->duplex = DUPLEX_FULL;
10433                 } else if (legacy_speed == (6 << 8)) {
10434                         vars->line_speed = ELINK_SPEED_1000;
10435                         vars->duplex = DUPLEX_HALF;
10436                 } else if (legacy_speed == (5 << 8)) {
10437                         vars->line_speed = ELINK_SPEED_100;
10438                         vars->duplex = DUPLEX_FULL;
10439                 }
10440                 /* Omitting 100Base-T4 for now */
10441                 else if (legacy_speed == (3 << 8)) {
10442                         vars->line_speed = ELINK_SPEED_100;
10443                         vars->duplex = DUPLEX_HALF;
10444                 } else if (legacy_speed == (2 << 8)) {
10445                         vars->line_speed = ELINK_SPEED_10;
10446                         vars->duplex = DUPLEX_FULL;
10447                 } else if (legacy_speed == (1 << 8)) {
10448                         vars->line_speed = ELINK_SPEED_10;
10449                         vars->duplex = DUPLEX_HALF;
10450                 } else          /* Should not happen */
10451                         vars->line_speed = 0;
10452
10453                 PMD_DRV_LOG(DEBUG, sc,
10454                             "Link is up in %dMbps, is_duplex_full= %d",
10455                             vars->line_speed, (vars->duplex == DUPLEX_FULL));
10456
10457                 /* Check legacy speed AN resolution */
10458                 elink_cl22_read(sc, phy, 0x01, &val);
10459                 if (val & (1 << 5))
10460                         vars->link_status |=
10461                             LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
10462                 elink_cl22_read(sc, phy, 0x06, &val);
10463                 if ((val & (1 << 0)) == 0)
10464                         vars->link_status |=
10465                             LINK_STATUS_PARALLEL_DETECTION_USED;
10466
10467                 PMD_DRV_LOG(DEBUG, sc, "BNX2X54618SE: link speed is %d",
10468                             vars->line_speed);
10469
10470                 elink_ext_phy_resolve_fc(phy, params, vars);
10471
10472                 if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
10473                         /* Report LP advertised speeds */
10474                         elink_cl22_read(sc, phy, 0x5, &val);
10475
10476                         if (val & (1 << 5))
10477                                 vars->link_status |=
10478                                     LINK_STATUS_LINK_PARTNER_10THD_CAPABLE;
10479                         if (val & (1 << 6))
10480                                 vars->link_status |=
10481                                     LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE;
10482                         if (val & (1 << 7))
10483                                 vars->link_status |=
10484                                     LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE;
10485                         if (val & (1 << 8))
10486                                 vars->link_status |=
10487                                     LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE;
10488                         if (val & (1 << 9))
10489                                 vars->link_status |=
10490                                     LINK_STATUS_LINK_PARTNER_100T4_CAPABLE;
10491
10492                         elink_cl22_read(sc, phy, 0xa, &val);
10493                         if (val & (1 << 10))
10494                                 vars->link_status |=
10495                                     LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE;
10496                         if (val & (1 << 11))
10497                                 vars->link_status |=
10498                                     LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
10499
10500                         if ((phy->flags & ELINK_FLAGS_EEE) &&
10501                             elink_eee_has_cap(params))
10502                                 elink_eee_an_resolve(phy, params, vars);
10503                 }
10504         }
10505         return link_up;
10506 }
10507
10508 static void elink_54618se_config_loopback(struct elink_phy *phy,
10509                                           struct elink_params *params)
10510 {
10511         struct bnx2x_softc *sc = params->sc;
10512         uint16_t val;
10513         uint32_t umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
10514
10515         PMD_DRV_LOG(DEBUG, sc, "2PMA/PMD ext_phy_loopback: 54618se");
10516
10517         /* Enable master/slave manual mmode and set to master */
10518         /* mii write 9 [bits set 11 12] */
10519         elink_cl22_write(sc, phy, 0x09, 3 << 11);
10520
10521         /* forced 1G and disable autoneg */
10522         /* set val [mii read 0] */
10523         /* set val [expr $val & [bits clear 6 12 13]] */
10524         /* set val [expr $val | [bits set 6 8]] */
10525         /* mii write 0 $val */
10526         elink_cl22_read(sc, phy, 0x00, &val);
10527         val &= ~((1 << 6) | (1 << 12) | (1 << 13));
10528         val |= (1 << 6) | (1 << 8);
10529         elink_cl22_write(sc, phy, 0x00, val);
10530
10531         /* Set external loopback and Tx using 6dB coding */
10532         /* mii write 0x18 7 */
10533         /* set val [mii read 0x18] */
10534         /* mii write 0x18 [expr $val | [bits set 10 15]] */
10535         elink_cl22_write(sc, phy, 0x18, 7);
10536         elink_cl22_read(sc, phy, 0x18, &val);
10537         elink_cl22_write(sc, phy, 0x18, val | (1 << 10) | (1 << 15));
10538
10539         /* This register opens the gate for the UMAC despite its name */
10540         REG_WR(sc, NIG_REG_EGRESS_EMAC0_PORT + params->port * 4, 1);
10541
10542         /* Maximum Frame Length (RW). Defines a 14-Bit maximum frame
10543          * length used by the MAC receive logic to check frames.
10544          */
10545         REG_WR(sc, umac_base + UMAC_REG_MAXFR, 0x2710);
10546 }
10547
10548 /******************************************************************/
10549 /*                      SFX7101 PHY SECTION                       */
10550 /******************************************************************/
10551 static void elink_7101_config_loopback(struct elink_phy *phy,
10552                                        struct elink_params *params)
10553 {
10554         struct bnx2x_softc *sc = params->sc;
10555         /* SFX7101_XGXS_TEST1 */
10556         elink_cl45_write(sc, phy,
10557                          MDIO_XS_DEVAD, MDIO_XS_SFX7101_XGXS_TEST1, 0x100);
10558 }
10559
10560 static uint8_t elink_7101_config_init(struct elink_phy *phy,
10561                                       struct elink_params *params,
10562                                       struct elink_vars *vars)
10563 {
10564         uint16_t fw_ver1, fw_ver2, val;
10565         struct bnx2x_softc *sc = params->sc;
10566         PMD_DRV_LOG(DEBUG, sc, "Setting the SFX7101 LASI indication");
10567
10568         /* Restore normal power mode */
10569         elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_2,
10570                             MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
10571         /* HW reset */
10572         elink_ext_phy_hw_reset(sc, params->port);
10573         elink_wait_reset_complete(sc, phy, params);
10574
10575         elink_cl45_write(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x1);
10576         PMD_DRV_LOG(DEBUG, sc, "Setting the SFX7101 LED to blink on traffic");
10577         elink_cl45_write(sc, phy,
10578                          MDIO_PMA_DEVAD, MDIO_PMA_REG_7107_LED_CNTL, (1 << 3));
10579
10580         elink_ext_phy_set_pause(params, phy, vars);
10581         /* Restart autoneg */
10582         elink_cl45_read(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, &val);
10583         val |= 0x200;
10584         elink_cl45_write(sc, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, val);
10585
10586         /* Save spirom version */
10587         elink_cl45_read(sc, phy,
10588                         MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER1, &fw_ver1);
10589
10590         elink_cl45_read(sc, phy,
10591                         MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER2, &fw_ver2);
10592         elink_save_spirom_version(sc, params->port,
10593                                   (uint32_t) (fw_ver1 << 16 | fw_ver2),
10594                                   phy->ver_addr);
10595         return ELINK_STATUS_OK;
10596 }
10597
10598 static uint8_t elink_7101_read_status(struct elink_phy *phy,
10599                                       struct elink_params *params,
10600                                       struct elink_vars *vars)
10601 {
10602         struct bnx2x_softc *sc = params->sc;
10603         uint8_t link_up;
10604         uint16_t val1, val2;
10605         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
10606         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
10607         PMD_DRV_LOG(DEBUG, sc, "10G-base-T LASI status 0x%x->0x%x", val2, val1);
10608         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
10609         elink_cl45_read(sc, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
10610         PMD_DRV_LOG(DEBUG, sc, "10G-base-T PMA status 0x%x->0x%x", val2, val1);
10611         link_up = ((val1 & 4) == 4);
10612         /* If link is up print the AN outcome of the SFX7101 PHY */
10613         if (link_up) {
10614                 elink_cl45_read(sc, phy,
10615                                 MDIO_AN_DEVAD, MDIO_AN_REG_MASTER_STATUS,
10616                                 &val2);
10617                 vars->line_speed = ELINK_SPEED_10000;
10618                 vars->duplex = DUPLEX_FULL;
10619                 PMD_DRV_LOG(DEBUG, sc, "SFX7101 AN status 0x%x->Master=%x",
10620                             val2, (val2 & (1 << 14)));
10621                 elink_ext_phy_10G_an_resolve(sc, phy, vars);
10622                 elink_ext_phy_resolve_fc(phy, params, vars);
10623
10624                 /* Read LP advertised speeds */
10625                 if (val2 & (1 << 11))
10626                         vars->link_status |=
10627                             LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
10628         }
10629         return link_up;
10630 }
10631
10632 static uint8_t elink_7101_format_ver(uint32_t spirom_ver, uint8_t * str,
10633                                      uint16_t * len)
10634 {
10635         if (*len < 5)
10636                 return ELINK_STATUS_ERROR;
10637         str[0] = (spirom_ver & 0xFF);
10638         str[1] = (spirom_ver & 0xFF00) >> 8;
10639         str[2] = (spirom_ver & 0xFF0000) >> 16;
10640         str[3] = (spirom_ver & 0xFF000000) >> 24;
10641         str[4] = '\0';
10642         *len -= 5;
10643         return ELINK_STATUS_OK;
10644 }
10645
10646 static void elink_7101_hw_reset(__rte_unused struct elink_phy *phy,
10647                                 struct elink_params *params)
10648 {
10649         /* Low power mode is controlled by GPIO 2 */
10650         elink_cb_gpio_write(params->sc, MISC_REGISTERS_GPIO_2,
10651                             MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
10652         /* The PHY reset is controlled by GPIO 1 */
10653         elink_cb_gpio_write(params->sc, MISC_REGISTERS_GPIO_1,
10654                             MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
10655 }
10656
10657 static void elink_7101_set_link_led(struct elink_phy *phy,
10658                                     struct elink_params *params, uint8_t mode)
10659 {
10660         uint16_t val = 0;
10661         struct bnx2x_softc *sc = params->sc;
10662         switch (mode) {
10663         case ELINK_LED_MODE_FRONT_PANEL_OFF:
10664         case ELINK_LED_MODE_OFF:
10665                 val = 2;
10666                 break;
10667         case ELINK_LED_MODE_ON:
10668                 val = 1;
10669                 break;
10670         case ELINK_LED_MODE_OPER:
10671                 val = 0;
10672                 break;
10673         }
10674         elink_cl45_write(sc, phy,
10675                          MDIO_PMA_DEVAD, MDIO_PMA_REG_7107_LINK_LED_CNTL, val);
10676 }
10677
10678 /******************************************************************/
10679 /*                      STATIC PHY DECLARATION                    */
10680 /******************************************************************/
10681
10682 static const struct elink_phy phy_null = {
10683         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN,
10684         .addr = 0,
10685         .def_md_devad = 0,
10686         .flags = ELINK_FLAGS_INIT_XGXS_FIRST,
10687         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10688         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10689         .mdio_ctrl = 0,
10690         .supported = 0,
10691         .media_type = ELINK_ETH_PHY_NOT_PRESENT,
10692         .ver_addr = 0,
10693         .req_flow_ctrl = 0,
10694         .req_line_speed = 0,
10695         .speed_cap_mask = 0,
10696         .req_duplex = 0,
10697         .rsrv = 0,
10698         .config_init = NULL,
10699         .read_status = NULL,
10700         .link_reset = NULL,
10701         .config_loopback = NULL,
10702         .format_fw_ver = NULL,
10703         .hw_reset = NULL,
10704         .set_link_led = NULL,
10705         .phy_specific_func = NULL
10706 };
10707
10708 static const struct elink_phy phy_serdes = {
10709         .type = PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT,
10710         .addr = 0xff,
10711         .def_md_devad = 0,
10712         .flags = 0,
10713         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10714         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10715         .mdio_ctrl = 0,
10716         .supported = (ELINK_SUPPORTED_10baseT_Half |
10717                       ELINK_SUPPORTED_10baseT_Full |
10718                       ELINK_SUPPORTED_100baseT_Half |
10719                       ELINK_SUPPORTED_100baseT_Full |
10720                       ELINK_SUPPORTED_1000baseT_Full |
10721                       ELINK_SUPPORTED_2500baseX_Full |
10722                       ELINK_SUPPORTED_TP |
10723                       ELINK_SUPPORTED_Autoneg |
10724                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
10725         .media_type = ELINK_ETH_PHY_BASE_T,
10726         .ver_addr = 0,
10727         .req_flow_ctrl = 0,
10728         .req_line_speed = 0,
10729         .speed_cap_mask = 0,
10730         .req_duplex = 0,
10731         .rsrv = 0,
10732         .config_init = elink_xgxs_config_init,
10733         .read_status = elink_link_settings_status,
10734         .link_reset = elink_int_link_reset,
10735         .config_loopback = NULL,
10736         .format_fw_ver = NULL,
10737         .hw_reset = NULL,
10738         .set_link_led = NULL,
10739         .phy_specific_func = NULL
10740 };
10741
10742 static const struct elink_phy phy_xgxs = {
10743         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
10744         .addr = 0xff,
10745         .def_md_devad = 0,
10746         .flags = 0,
10747         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10748         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10749         .mdio_ctrl = 0,
10750         .supported = (ELINK_SUPPORTED_10baseT_Half |
10751                       ELINK_SUPPORTED_10baseT_Full |
10752                       ELINK_SUPPORTED_100baseT_Half |
10753                       ELINK_SUPPORTED_100baseT_Full |
10754                       ELINK_SUPPORTED_1000baseT_Full |
10755                       ELINK_SUPPORTED_2500baseX_Full |
10756                       ELINK_SUPPORTED_10000baseT_Full |
10757                       ELINK_SUPPORTED_FIBRE |
10758                       ELINK_SUPPORTED_Autoneg |
10759                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
10760         .media_type = ELINK_ETH_PHY_CX4,
10761         .ver_addr = 0,
10762         .req_flow_ctrl = 0,
10763         .req_line_speed = 0,
10764         .speed_cap_mask = 0,
10765         .req_duplex = 0,
10766         .rsrv = 0,
10767         .config_init = elink_xgxs_config_init,
10768         .read_status = elink_link_settings_status,
10769         .link_reset = elink_int_link_reset,
10770         .config_loopback = elink_set_xgxs_loopback,
10771         .format_fw_ver = NULL,
10772         .hw_reset = NULL,
10773         .set_link_led = NULL,
10774         .phy_specific_func = elink_xgxs_specific_func
10775 };
10776
10777 static const struct elink_phy phy_warpcore = {
10778         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
10779         .addr = 0xff,
10780         .def_md_devad = 0,
10781         .flags = ELINK_FLAGS_TX_ERROR_CHECK,
10782         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10783         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10784         .mdio_ctrl = 0,
10785         .supported = (ELINK_SUPPORTED_10baseT_Half |
10786                       ELINK_SUPPORTED_10baseT_Full |
10787                       ELINK_SUPPORTED_100baseT_Half |
10788                       ELINK_SUPPORTED_100baseT_Full |
10789                       ELINK_SUPPORTED_1000baseT_Full |
10790                       ELINK_SUPPORTED_10000baseT_Full |
10791                       ELINK_SUPPORTED_20000baseKR2_Full |
10792                       ELINK_SUPPORTED_20000baseMLD2_Full |
10793                       ELINK_SUPPORTED_FIBRE |
10794                       ELINK_SUPPORTED_Autoneg |
10795                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
10796         .media_type = ELINK_ETH_PHY_UNSPECIFIED,
10797         .ver_addr = 0,
10798         .req_flow_ctrl = 0,
10799         .req_line_speed = 0,
10800         .speed_cap_mask = 0,
10801         /* req_duplex = */ 0,
10802         /* rsrv = */ 0,
10803         .config_init = elink_warpcore_config_init,
10804         .read_status = elink_warpcore_read_status,
10805         .link_reset = elink_warpcore_link_reset,
10806         .config_loopback = elink_set_warpcore_loopback,
10807         .format_fw_ver = NULL,
10808         .hw_reset = elink_warpcore_hw_reset,
10809         .set_link_led = NULL,
10810         .phy_specific_func = NULL
10811 };
10812
10813 static const struct elink_phy phy_7101 = {
10814         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
10815         .addr = 0xff,
10816         .def_md_devad = 0,
10817         .flags = ELINK_FLAGS_FAN_FAILURE_DET_REQ,
10818         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10819         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10820         .mdio_ctrl = 0,
10821         .supported = (ELINK_SUPPORTED_10000baseT_Full |
10822                       ELINK_SUPPORTED_TP |
10823                       ELINK_SUPPORTED_Autoneg |
10824                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
10825         .media_type = ELINK_ETH_PHY_BASE_T,
10826         .ver_addr = 0,
10827         .req_flow_ctrl = 0,
10828         .req_line_speed = 0,
10829         .speed_cap_mask = 0,
10830         .req_duplex = 0,
10831         .rsrv = 0,
10832         .config_init = elink_7101_config_init,
10833         .read_status = elink_7101_read_status,
10834         .link_reset = elink_common_ext_link_reset,
10835         .config_loopback = elink_7101_config_loopback,
10836         .format_fw_ver = elink_7101_format_ver,
10837         .hw_reset = elink_7101_hw_reset,
10838         .set_link_led = elink_7101_set_link_led,
10839         .phy_specific_func = NULL
10840 };
10841
10842 static const struct elink_phy phy_8073 = {
10843         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8073,
10844         .addr = 0xff,
10845         .def_md_devad = 0,
10846         .flags = 0,
10847         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10848         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10849         .mdio_ctrl = 0,
10850         .supported = (ELINK_SUPPORTED_10000baseT_Full |
10851                       ELINK_SUPPORTED_2500baseX_Full |
10852                       ELINK_SUPPORTED_1000baseT_Full |
10853                       ELINK_SUPPORTED_FIBRE |
10854                       ELINK_SUPPORTED_Autoneg |
10855                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
10856         .media_type = ELINK_ETH_PHY_KR,
10857         .ver_addr = 0,
10858         .req_flow_ctrl = 0,
10859         .req_line_speed = 0,
10860         .speed_cap_mask = 0,
10861         .req_duplex = 0,
10862         .rsrv = 0,
10863         .config_init = elink_8073_config_init,
10864         .read_status = elink_8073_read_status,
10865         .link_reset = elink_8073_link_reset,
10866         .config_loopback = NULL,
10867         .format_fw_ver = elink_format_ver,
10868         .hw_reset = NULL,
10869         .set_link_led = NULL,
10870         .phy_specific_func = elink_8073_specific_func
10871 };
10872
10873 static const struct elink_phy phy_8705 = {
10874         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8705,
10875         .addr = 0xff,
10876         .def_md_devad = 0,
10877         .flags = ELINK_FLAGS_INIT_XGXS_FIRST,
10878         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10879         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10880         .mdio_ctrl = 0,
10881         .supported = (ELINK_SUPPORTED_10000baseT_Full |
10882                       ELINK_SUPPORTED_FIBRE |
10883                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
10884         .media_type = ELINK_ETH_PHY_XFP_FIBER,
10885         .ver_addr = 0,
10886         .req_flow_ctrl = 0,
10887         .req_line_speed = 0,
10888         .speed_cap_mask = 0,
10889         .req_duplex = 0,
10890         .rsrv = 0,
10891         .config_init = elink_8705_config_init,
10892         .read_status = elink_8705_read_status,
10893         .link_reset = elink_common_ext_link_reset,
10894         .config_loopback = NULL,
10895         .format_fw_ver = elink_null_format_ver,
10896         .hw_reset = NULL,
10897         .set_link_led = NULL,
10898         .phy_specific_func = NULL
10899 };
10900
10901 static const struct elink_phy phy_8706 = {
10902         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8706,
10903         .addr = 0xff,
10904         .def_md_devad = 0,
10905         .flags = ELINK_FLAGS_INIT_XGXS_FIRST,
10906         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10907         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10908         .mdio_ctrl = 0,
10909         .supported = (ELINK_SUPPORTED_10000baseT_Full |
10910                       ELINK_SUPPORTED_1000baseT_Full |
10911                       ELINK_SUPPORTED_FIBRE |
10912                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
10913         .media_type = ELINK_ETH_PHY_SFPP_10G_FIBER,
10914         .ver_addr = 0,
10915         .req_flow_ctrl = 0,
10916         .req_line_speed = 0,
10917         .speed_cap_mask = 0,
10918         .req_duplex = 0,
10919         .rsrv = 0,
10920         .config_init = elink_8706_config_init,
10921         .read_status = elink_8706_read_status,
10922         .link_reset = elink_common_ext_link_reset,
10923         .config_loopback = NULL,
10924         .format_fw_ver = elink_format_ver,
10925         .hw_reset = NULL,
10926         .set_link_led = NULL,
10927         .phy_specific_func = NULL
10928 };
10929
10930 static const struct elink_phy phy_8726 = {
10931         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8726,
10932         .addr = 0xff,
10933         .def_md_devad = 0,
10934         .flags = (ELINK_FLAGS_INIT_XGXS_FIRST | ELINK_FLAGS_TX_ERROR_CHECK),
10935         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10936         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10937         .mdio_ctrl = 0,
10938         .supported = (ELINK_SUPPORTED_10000baseT_Full |
10939                       ELINK_SUPPORTED_1000baseT_Full |
10940                       ELINK_SUPPORTED_Autoneg |
10941                       ELINK_SUPPORTED_FIBRE |
10942                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
10943         .media_type = ELINK_ETH_PHY_NOT_PRESENT,
10944         .ver_addr = 0,
10945         .req_flow_ctrl = 0,
10946         .req_line_speed = 0,
10947         .speed_cap_mask = 0,
10948         .req_duplex = 0,
10949         .rsrv = 0,
10950         .config_init = elink_8726_config_init,
10951         .read_status = elink_8726_read_status,
10952         .link_reset = elink_8726_link_reset,
10953         .config_loopback = elink_8726_config_loopback,
10954         .format_fw_ver = elink_format_ver,
10955         .hw_reset = NULL,
10956         .set_link_led = NULL,
10957         .phy_specific_func = NULL
10958 };
10959
10960 static const struct elink_phy phy_8727 = {
10961         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8727,
10962         .addr = 0xff,
10963         .def_md_devad = 0,
10964         .flags = (ELINK_FLAGS_FAN_FAILURE_DET_REQ | ELINK_FLAGS_TX_ERROR_CHECK),
10965         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10966         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10967         .mdio_ctrl = 0,
10968         .supported = (ELINK_SUPPORTED_10000baseT_Full |
10969                       ELINK_SUPPORTED_1000baseT_Full |
10970                       ELINK_SUPPORTED_FIBRE |
10971                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
10972         .media_type = ELINK_ETH_PHY_NOT_PRESENT,
10973         .ver_addr = 0,
10974         .req_flow_ctrl = 0,
10975         .req_line_speed = 0,
10976         .speed_cap_mask = 0,
10977         .req_duplex = 0,
10978         .rsrv = 0,
10979         .config_init = elink_8727_config_init,
10980         .read_status = elink_8727_read_status,
10981         .link_reset = elink_8727_link_reset,
10982         .config_loopback = NULL,
10983         .format_fw_ver = elink_format_ver,
10984         .hw_reset = elink_8727_hw_reset,
10985         .set_link_led = elink_8727_set_link_led,
10986         .phy_specific_func = elink_8727_specific_func
10987 };
10988
10989 static const struct elink_phy phy_8481 = {
10990         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8481,
10991         .addr = 0xff,
10992         .def_md_devad = 0,
10993         .flags = ELINK_FLAGS_FAN_FAILURE_DET_REQ |
10994             ELINK_FLAGS_REARM_LATCH_SIGNAL,
10995         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10996         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10997         .mdio_ctrl = 0,
10998         .supported = (ELINK_SUPPORTED_10baseT_Half |
10999                       ELINK_SUPPORTED_10baseT_Full |
11000                       ELINK_SUPPORTED_100baseT_Half |
11001                       ELINK_SUPPORTED_100baseT_Full |
11002                       ELINK_SUPPORTED_1000baseT_Full |
11003                       ELINK_SUPPORTED_10000baseT_Full |
11004                       ELINK_SUPPORTED_TP |
11005                       ELINK_SUPPORTED_Autoneg |
11006                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
11007         .media_type = ELINK_ETH_PHY_BASE_T,
11008         .ver_addr = 0,
11009         .req_flow_ctrl = 0,
11010         .req_line_speed = 0,
11011         .speed_cap_mask = 0,
11012         .req_duplex = 0,
11013         .rsrv = 0,
11014         .config_init = elink_8481_config_init,
11015         .read_status = elink_848xx_read_status,
11016         .link_reset = elink_8481_link_reset,
11017         .config_loopback = NULL,
11018         .format_fw_ver = elink_848xx_format_ver,
11019         .hw_reset = elink_8481_hw_reset,
11020         .set_link_led = elink_848xx_set_link_led,
11021         .phy_specific_func = NULL
11022 };
11023
11024 static const struct elink_phy phy_84823 = {
11025         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84823,
11026         .addr = 0xff,
11027         .def_md_devad = 0,
11028         .flags = (ELINK_FLAGS_FAN_FAILURE_DET_REQ |
11029                   ELINK_FLAGS_REARM_LATCH_SIGNAL | ELINK_FLAGS_TX_ERROR_CHECK),
11030         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11031         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11032         .mdio_ctrl = 0,
11033         .supported = (ELINK_SUPPORTED_10baseT_Half |
11034                       ELINK_SUPPORTED_10baseT_Full |
11035                       ELINK_SUPPORTED_100baseT_Half |
11036                       ELINK_SUPPORTED_100baseT_Full |
11037                       ELINK_SUPPORTED_1000baseT_Full |
11038                       ELINK_SUPPORTED_10000baseT_Full |
11039                       ELINK_SUPPORTED_TP |
11040                       ELINK_SUPPORTED_Autoneg |
11041                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
11042         .media_type = ELINK_ETH_PHY_BASE_T,
11043         .ver_addr = 0,
11044         .req_flow_ctrl = 0,
11045         .req_line_speed = 0,
11046         .speed_cap_mask = 0,
11047         .req_duplex = 0,
11048         .rsrv = 0,
11049         .config_init = elink_848x3_config_init,
11050         .read_status = elink_848xx_read_status,
11051         .link_reset = elink_848x3_link_reset,
11052         .config_loopback = NULL,
11053         .format_fw_ver = elink_848xx_format_ver,
11054         .hw_reset = NULL,
11055         .set_link_led = elink_848xx_set_link_led,
11056         .phy_specific_func = elink_848xx_specific_func
11057 };
11058
11059 static const struct elink_phy phy_84833 = {
11060         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84833,
11061         .addr = 0xff,
11062         .def_md_devad = 0,
11063         .flags = (ELINK_FLAGS_FAN_FAILURE_DET_REQ |
11064                   ELINK_FLAGS_REARM_LATCH_SIGNAL |
11065                   ELINK_FLAGS_TX_ERROR_CHECK | ELINK_FLAGS_TEMPERATURE),
11066         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11067         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11068         .mdio_ctrl = 0,
11069         .supported = (ELINK_SUPPORTED_100baseT_Half |
11070                       ELINK_SUPPORTED_100baseT_Full |
11071                       ELINK_SUPPORTED_1000baseT_Full |
11072                       ELINK_SUPPORTED_10000baseT_Full |
11073                       ELINK_SUPPORTED_TP |
11074                       ELINK_SUPPORTED_Autoneg |
11075                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
11076         .media_type = ELINK_ETH_PHY_BASE_T,
11077         .ver_addr = 0,
11078         .req_flow_ctrl = 0,
11079         .req_line_speed = 0,
11080         .speed_cap_mask = 0,
11081         .req_duplex = 0,
11082         .rsrv = 0,
11083         .config_init = elink_848x3_config_init,
11084         .read_status = elink_848xx_read_status,
11085         .link_reset = elink_848x3_link_reset,
11086         .config_loopback = NULL,
11087         .format_fw_ver = elink_848xx_format_ver,
11088         .hw_reset = elink_84833_hw_reset_phy,
11089         .set_link_led = elink_848xx_set_link_led,
11090         .phy_specific_func = elink_848xx_specific_func
11091 };
11092
11093 static const struct elink_phy phy_84834 = {
11094         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834,
11095         .addr = 0xff,
11096         .def_md_devad = 0,
11097         .flags = ELINK_FLAGS_FAN_FAILURE_DET_REQ |
11098             ELINK_FLAGS_REARM_LATCH_SIGNAL,
11099         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11100         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11101         .mdio_ctrl = 0,
11102         .supported = (ELINK_SUPPORTED_100baseT_Half |
11103                       ELINK_SUPPORTED_100baseT_Full |
11104                       ELINK_SUPPORTED_1000baseT_Full |
11105                       ELINK_SUPPORTED_10000baseT_Full |
11106                       ELINK_SUPPORTED_TP |
11107                       ELINK_SUPPORTED_Autoneg |
11108                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
11109         .media_type = ELINK_ETH_PHY_BASE_T,
11110         .ver_addr = 0,
11111         .req_flow_ctrl = 0,
11112         .req_line_speed = 0,
11113         .speed_cap_mask = 0,
11114         .req_duplex = 0,
11115         .rsrv = 0,
11116         .config_init = elink_848x3_config_init,
11117         .read_status = elink_848xx_read_status,
11118         .link_reset = elink_848x3_link_reset,
11119         .config_loopback = NULL,
11120         .format_fw_ver = elink_848xx_format_ver,
11121         .hw_reset = elink_84833_hw_reset_phy,
11122         .set_link_led = elink_848xx_set_link_led,
11123         .phy_specific_func = elink_848xx_specific_func
11124 };
11125
11126 static const struct elink_phy phy_54618se = {
11127         .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X54618SE,
11128         .addr = 0xff,
11129         .def_md_devad = 0,
11130         .flags = ELINK_FLAGS_INIT_XGXS_FIRST,
11131         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11132         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11133         .mdio_ctrl = 0,
11134         .supported = (ELINK_SUPPORTED_10baseT_Half |
11135                       ELINK_SUPPORTED_10baseT_Full |
11136                       ELINK_SUPPORTED_100baseT_Half |
11137                       ELINK_SUPPORTED_100baseT_Full |
11138                       ELINK_SUPPORTED_1000baseT_Full |
11139                       ELINK_SUPPORTED_TP |
11140                       ELINK_SUPPORTED_Autoneg |
11141                       ELINK_SUPPORTED_Pause | ELINK_SUPPORTED_Asym_Pause),
11142         .media_type = ELINK_ETH_PHY_BASE_T,
11143         .ver_addr = 0,
11144         .req_flow_ctrl = 0,
11145         .req_line_speed = 0,
11146         .speed_cap_mask = 0,
11147         /* req_duplex = */ 0,
11148         /* rsrv = */ 0,
11149         .config_init = elink_54618se_config_init,
11150         .read_status = elink_54618se_read_status,
11151         .link_reset = elink_54618se_link_reset,
11152         .config_loopback = elink_54618se_config_loopback,
11153         .format_fw_ver = NULL,
11154         .hw_reset = NULL,
11155         .set_link_led = elink_5461x_set_link_led,
11156         .phy_specific_func = elink_54618se_specific_func
11157 };
11158
11159 /*****************************************************************/
11160 /*                                                               */
11161 /* Populate the phy according. Main function: elink_populate_phy   */
11162 /*                                                               */
11163 /*****************************************************************/
11164
11165 static void elink_populate_preemphasis(struct bnx2x_softc *sc,
11166                                        uint32_t shmem_base,
11167                                        struct elink_phy *phy, uint8_t port,
11168                                        uint8_t phy_index)
11169 {
11170         /* Get the 4 lanes xgxs config rx and tx */
11171         uint32_t rx = 0, tx = 0, i;
11172         for (i = 0; i < 2; i++) {
11173                 /* INT_PHY and ELINK_EXT_PHY1 share the same value location in
11174                  * the shmem. When num_phys is greater than 1, than this value
11175                  * applies only to ELINK_EXT_PHY1
11176                  */
11177                 if (phy_index == ELINK_INT_PHY || phy_index == ELINK_EXT_PHY1) {
11178                         rx = REG_RD(sc, shmem_base +
11179                                     offsetof(struct shmem_region,
11180                                              dev_info.port_hw_config[port].
11181                                              xgxs_config_rx[i << 1]));
11182
11183                         tx = REG_RD(sc, shmem_base +
11184                                     offsetof(struct shmem_region,
11185                                              dev_info.port_hw_config[port].
11186                                              xgxs_config_tx[i << 1]));
11187                 } else {
11188                         rx = REG_RD(sc, shmem_base +
11189                                     offsetof(struct shmem_region,
11190                                              dev_info.port_hw_config[port].
11191                                              xgxs_config2_rx[i << 1]));
11192
11193                         tx = REG_RD(sc, shmem_base +
11194                                     offsetof(struct shmem_region,
11195                                              dev_info.port_hw_config[port].
11196                                              xgxs_config2_rx[i << 1]));
11197                 }
11198
11199                 phy->rx_preemphasis[i << 1] = ((rx >> 16) & 0xffff);
11200                 phy->rx_preemphasis[(i << 1) + 1] = (rx & 0xffff);
11201
11202                 phy->tx_preemphasis[i << 1] = ((tx >> 16) & 0xffff);
11203                 phy->tx_preemphasis[(i << 1) + 1] = (tx & 0xffff);
11204         }
11205 }
11206
11207 static uint32_t elink_get_ext_phy_config(struct bnx2x_softc *sc,
11208                                          uint32_t shmem_base, uint8_t phy_index,
11209                                          uint8_t port)
11210 {
11211         uint32_t ext_phy_config = 0;
11212         switch (phy_index) {
11213         case ELINK_EXT_PHY1:
11214                 ext_phy_config = REG_RD(sc, shmem_base +
11215                                         offsetof(struct shmem_region,
11216                                                  dev_info.port_hw_config[port].
11217                                                  external_phy_config));
11218                 break;
11219         case ELINK_EXT_PHY2:
11220                 ext_phy_config = REG_RD(sc, shmem_base +
11221                                         offsetof(struct shmem_region,
11222                                                  dev_info.port_hw_config[port].
11223                                                  external_phy_config2));
11224                 break;
11225         default:
11226                 PMD_DRV_LOG(DEBUG, sc, "Invalid phy_index %d", phy_index);
11227                 return ELINK_STATUS_ERROR;
11228         }
11229
11230         return ext_phy_config;
11231 }
11232
11233 static elink_status_t elink_populate_int_phy(struct bnx2x_softc *sc,
11234                                              uint32_t shmem_base, uint8_t port,
11235                                              struct elink_phy *phy)
11236 {
11237         uint32_t phy_addr;
11238         __rte_unused uint32_t chip_id;
11239         uint32_t switch_cfg = (REG_RD(sc, shmem_base +
11240                                       offsetof(struct shmem_region,
11241                                                dev_info.
11242                                                port_feature_config[port].
11243                                                link_config)) &
11244                                PORT_FEATURE_CONNECTED_SWITCH_MASK);
11245         chip_id =
11246             (REG_RD(sc, MISC_REG_CHIP_NUM) << 16) |
11247             ((REG_RD(sc, MISC_REG_CHIP_REV) & 0xf) << 12);
11248
11249         PMD_DRV_LOG(DEBUG, sc, ":chip_id = 0x%x", chip_id);
11250         if (USES_WARPCORE(sc)) {
11251                 uint32_t serdes_net_if;
11252                 phy_addr = REG_RD(sc, MISC_REG_WC0_CTRL_PHY_ADDR);
11253                 *phy = phy_warpcore;
11254                 if (REG_RD(sc, MISC_REG_PORT4MODE_EN_OVWR) == 0x3)
11255                         phy->flags |= ELINK_FLAGS_4_PORT_MODE;
11256                 else
11257                         phy->flags &= ~ELINK_FLAGS_4_PORT_MODE;
11258                 /* Check Dual mode */
11259                 serdes_net_if = (REG_RD(sc, shmem_base +
11260                                         offsetof(struct shmem_region,
11261                                                  dev_info.port_hw_config[port].
11262                                                  default_cfg)) &
11263                                  PORT_HW_CFG_NET_SERDES_IF_MASK);
11264                 /* Set the appropriate supported and flags indications per
11265                  * interface type of the chip
11266                  */
11267                 switch (serdes_net_if) {
11268                 case PORT_HW_CFG_NET_SERDES_IF_SGMII:
11269                         phy->supported &= (ELINK_SUPPORTED_10baseT_Half |
11270                                            ELINK_SUPPORTED_10baseT_Full |
11271                                            ELINK_SUPPORTED_100baseT_Half |
11272                                            ELINK_SUPPORTED_100baseT_Full |
11273                                            ELINK_SUPPORTED_1000baseT_Full |
11274                                            ELINK_SUPPORTED_FIBRE |
11275                                            ELINK_SUPPORTED_Autoneg |
11276                                            ELINK_SUPPORTED_Pause |
11277                                            ELINK_SUPPORTED_Asym_Pause);
11278                         phy->media_type = ELINK_ETH_PHY_BASE_T;
11279                         break;
11280                 case PORT_HW_CFG_NET_SERDES_IF_XFI:
11281                         phy->supported &= (ELINK_SUPPORTED_1000baseT_Full |
11282                                            ELINK_SUPPORTED_10000baseT_Full |
11283                                            ELINK_SUPPORTED_FIBRE |
11284                                            ELINK_SUPPORTED_Pause |
11285                                            ELINK_SUPPORTED_Asym_Pause);
11286                         phy->media_type = ELINK_ETH_PHY_XFP_FIBER;
11287                         break;
11288                 case PORT_HW_CFG_NET_SERDES_IF_SFI:
11289                         phy->supported &= (ELINK_SUPPORTED_1000baseT_Full |
11290                                            ELINK_SUPPORTED_10000baseT_Full |
11291                                            ELINK_SUPPORTED_FIBRE |
11292                                            ELINK_SUPPORTED_Pause |
11293                                            ELINK_SUPPORTED_Asym_Pause);
11294                         phy->media_type = ELINK_ETH_PHY_SFPP_10G_FIBER;
11295                         break;
11296                 case PORT_HW_CFG_NET_SERDES_IF_KR:
11297                         phy->media_type = ELINK_ETH_PHY_KR;
11298                         phy->supported &= (ELINK_SUPPORTED_1000baseT_Full |
11299                                            ELINK_SUPPORTED_10000baseT_Full |
11300                                            ELINK_SUPPORTED_FIBRE |
11301                                            ELINK_SUPPORTED_Autoneg |
11302                                            ELINK_SUPPORTED_Pause |
11303                                            ELINK_SUPPORTED_Asym_Pause);
11304                         break;
11305                 case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
11306                         phy->media_type = ELINK_ETH_PHY_KR;
11307                         phy->flags |= ELINK_FLAGS_WC_DUAL_MODE;
11308                         phy->supported &= (ELINK_SUPPORTED_20000baseMLD2_Full |
11309                                            ELINK_SUPPORTED_FIBRE |
11310                                            ELINK_SUPPORTED_Pause |
11311                                            ELINK_SUPPORTED_Asym_Pause);
11312                         break;
11313                 case PORT_HW_CFG_NET_SERDES_IF_KR2:
11314                         phy->media_type = ELINK_ETH_PHY_KR;
11315                         phy->flags |= ELINK_FLAGS_WC_DUAL_MODE;
11316                         phy->supported &= (ELINK_SUPPORTED_20000baseKR2_Full |
11317                                            ELINK_SUPPORTED_10000baseT_Full |
11318                                            ELINK_SUPPORTED_1000baseT_Full |
11319                                            ELINK_SUPPORTED_Autoneg |
11320                                            ELINK_SUPPORTED_FIBRE |
11321                                            ELINK_SUPPORTED_Pause |
11322                                            ELINK_SUPPORTED_Asym_Pause);
11323                         phy->flags &= ~ELINK_FLAGS_TX_ERROR_CHECK;
11324                         break;
11325                 default:
11326                         PMD_DRV_LOG(DEBUG, sc, "Unknown WC interface type 0x%x",
11327                                     serdes_net_if);
11328                         break;
11329                 }
11330
11331                 /* Enable MDC/MDIO work-around for E3 A0 since free running MDC
11332                  * was not set as expected. For B0, ECO will be enabled so there
11333                  * won't be an issue there
11334                  */
11335                 if (CHIP_REV(sc) == CHIP_REV_Ax)
11336                         phy->flags |= ELINK_FLAGS_MDC_MDIO_WA;
11337                 else
11338                         phy->flags |= ELINK_FLAGS_MDC_MDIO_WA_B0;
11339         } else {
11340                 switch (switch_cfg) {
11341                 case ELINK_SWITCH_CFG_1G:
11342                         phy_addr = REG_RD(sc,
11343                                           NIG_REG_SERDES0_CTRL_PHY_ADDR +
11344                                           port * 0x10);
11345                         *phy = phy_serdes;
11346                         break;
11347                 case ELINK_SWITCH_CFG_10G:
11348                         phy_addr = REG_RD(sc,
11349                                           NIG_REG_XGXS0_CTRL_PHY_ADDR +
11350                                           port * 0x18);
11351                         *phy = phy_xgxs;
11352                         break;
11353                 default:
11354                         PMD_DRV_LOG(DEBUG, sc, "Invalid switch_cfg");
11355                         return ELINK_STATUS_ERROR;
11356                 }
11357         }
11358         phy->addr = (uint8_t) phy_addr;
11359         phy->mdio_ctrl = elink_get_emac_base(sc,
11360                                              SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH,
11361                                              port);
11362         if (CHIP_IS_E2(sc))
11363                 phy->def_md_devad = ELINK_E2_DEFAULT_PHY_DEV_ADDR;
11364         else
11365                 phy->def_md_devad = ELINK_DEFAULT_PHY_DEV_ADDR;
11366
11367         PMD_DRV_LOG(DEBUG, sc, "Internal phy port=%d, addr=0x%x, mdio_ctl=0x%x",
11368                     port, phy->addr, phy->mdio_ctrl);
11369
11370         elink_populate_preemphasis(sc, shmem_base, phy, port, ELINK_INT_PHY);
11371         return ELINK_STATUS_OK;
11372 }
11373
11374 static elink_status_t elink_populate_ext_phy(struct bnx2x_softc *sc,
11375                                              uint8_t phy_index,
11376                                              uint32_t shmem_base,
11377                                              uint32_t shmem2_base,
11378                                              uint8_t port,
11379                                              struct elink_phy *phy)
11380 {
11381         uint32_t ext_phy_config, phy_type, config2;
11382         uint32_t mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH;
11383         ext_phy_config = elink_get_ext_phy_config(sc, shmem_base,
11384                                                   phy_index, port);
11385         phy_type = ELINK_XGXS_EXT_PHY_TYPE(ext_phy_config);
11386         /* Select the phy type */
11387         switch (phy_type) {
11388         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8073:
11389                 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED;
11390                 *phy = phy_8073;
11391                 break;
11392         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8705:
11393                 *phy = phy_8705;
11394                 break;
11395         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8706:
11396                 *phy = phy_8706;
11397                 break;
11398         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8726:
11399                 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
11400                 *phy = phy_8726;
11401                 break;
11402         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8727_NOC:
11403                 /* BNX2X8727_NOC => BNX2X8727 no over current */
11404                 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
11405                 *phy = phy_8727;
11406                 phy->flags |= ELINK_FLAGS_NOC;
11407                 break;
11408         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8722:
11409         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8727:
11410                 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
11411                 *phy = phy_8727;
11412                 break;
11413         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8481:
11414                 *phy = phy_8481;
11415                 break;
11416         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84823:
11417                 *phy = phy_84823;
11418                 break;
11419         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84833:
11420                 *phy = phy_84833;
11421                 break;
11422         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834:
11423                 *phy = phy_84834;
11424                 break;
11425         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X54616:
11426         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X54618SE:
11427                 *phy = phy_54618se;
11428                 if (phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X54618SE)
11429                         phy->flags |= ELINK_FLAGS_EEE;
11430                 break;
11431         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
11432                 *phy = phy_7101;
11433                 break;
11434         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
11435                 *phy = phy_null;
11436                 return ELINK_STATUS_ERROR;
11437         default:
11438                 *phy = phy_null;
11439                 /* In case external PHY wasn't found */
11440                 if ((phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
11441                     (phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
11442                         return ELINK_STATUS_ERROR;
11443                 return ELINK_STATUS_OK;
11444         }
11445
11446         phy->addr = ELINK_XGXS_EXT_PHY_ADDR(ext_phy_config);
11447         elink_populate_preemphasis(sc, shmem_base, phy, port, phy_index);
11448
11449         /* The shmem address of the phy version is located on different
11450          * structures. In case this structure is too old, do not set
11451          * the address
11452          */
11453         config2 = REG_RD(sc, shmem_base + offsetof(struct shmem_region,
11454                                                    dev_info.shared_hw_config.
11455                                                    config2));
11456         if (phy_index == ELINK_EXT_PHY1) {
11457                 phy->ver_addr = shmem_base + offsetof(struct shmem_region,
11458                                                       port_mb[port].
11459                                                       ext_phy_fw_version);
11460
11461                 /* Check specific mdc mdio settings */
11462                 if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK)
11463                         mdc_mdio_access = config2 &
11464                             SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK;
11465         } else {
11466                 uint32_t size = REG_RD(sc, shmem2_base);
11467
11468                 if (size > offsetof(struct shmem2_region, ext_phy_fw_version2)) {
11469                         phy->ver_addr = shmem2_base +
11470                             offsetof(struct shmem2_region,
11471                                      ext_phy_fw_version2[port]);
11472                 }
11473                 /* Check specific mdc mdio settings */
11474                 if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK)
11475                         mdc_mdio_access = (config2 &
11476                                            SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK)
11477                             >> (SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT -
11478                                 SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT);
11479         }
11480         phy->mdio_ctrl = elink_get_emac_base(sc, mdc_mdio_access, port);
11481
11482         if (((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84833) ||
11483              (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834)) &&
11484             (phy->ver_addr)) {
11485                 /* Remove 100Mb link supported for BNX2X84833/4 when phy fw
11486                  * version lower than or equal to 1.39
11487                  */
11488                 uint32_t raw_ver = REG_RD(sc, phy->ver_addr);
11489                 if (((raw_ver & 0x7F) <= 39) && (((raw_ver & 0xF80) >> 7) <= 1))
11490                         phy->supported &= ~(ELINK_SUPPORTED_100baseT_Half |
11491                                             ELINK_SUPPORTED_100baseT_Full);
11492         }
11493
11494         PMD_DRV_LOG(DEBUG, sc, "phy_type 0x%x port %d found in index %d",
11495                     phy_type, port, phy_index);
11496         PMD_DRV_LOG(DEBUG, sc, "             addr=0x%x, mdio_ctl=0x%x",
11497                     phy->addr, phy->mdio_ctrl);
11498         return ELINK_STATUS_OK;
11499 }
11500
11501 static elink_status_t elink_populate_phy(struct bnx2x_softc *sc,
11502                                          uint8_t phy_index, uint32_t shmem_base,
11503                                          uint32_t shmem2_base, uint8_t port,
11504                                          struct elink_phy *phy)
11505 {
11506         elink_status_t status = ELINK_STATUS_OK;
11507         phy->type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN;
11508         if (phy_index == ELINK_INT_PHY)
11509                 return elink_populate_int_phy(sc, shmem_base, port, phy);
11510         status = elink_populate_ext_phy(sc, phy_index, shmem_base, shmem2_base,
11511                                         port, phy);
11512         return status;
11513 }
11514
11515 static void elink_phy_def_cfg(struct elink_params *params,
11516                               struct elink_phy *phy, uint8_t phy_index)
11517 {
11518         struct bnx2x_softc *sc = params->sc;
11519         uint32_t link_config;
11520         /* Populate the default phy configuration for MF mode */
11521         if (phy_index == ELINK_EXT_PHY2) {
11522                 link_config = REG_RD(sc, params->shmem_base +
11523                                      offsetof(struct shmem_region,
11524                                               dev_info.port_feature_config
11525                                               [params->port].link_config2));
11526                 phy->speed_cap_mask =
11527                     REG_RD(sc,
11528                            params->shmem_base + offsetof(struct shmem_region,
11529                                                          dev_info.port_hw_config
11530                                                          [params->port].
11531                                                          speed_capability_mask2));
11532         } else {
11533                 link_config = REG_RD(sc, params->shmem_base +
11534                                      offsetof(struct shmem_region,
11535                                               dev_info.port_feature_config
11536                                               [params->port].link_config));
11537                 phy->speed_cap_mask =
11538                     REG_RD(sc,
11539                            params->shmem_base + offsetof(struct shmem_region,
11540                                                          dev_info.port_hw_config
11541                                                          [params->port].
11542                                                          speed_capability_mask));
11543         }
11544
11545         PMD_DRV_LOG(DEBUG, sc,
11546                     "Default config phy idx %x cfg 0x%x speed_cap_mask 0x%x",
11547                     phy_index, link_config, phy->speed_cap_mask);
11548
11549         phy->req_duplex = DUPLEX_FULL;
11550         switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
11551         case PORT_FEATURE_LINK_SPEED_10M_HALF:
11552                 phy->req_duplex = DUPLEX_HALF;
11553                 /* fall-through */
11554         case PORT_FEATURE_LINK_SPEED_10M_FULL:
11555                 phy->req_line_speed = ELINK_SPEED_10;
11556                 break;
11557         case PORT_FEATURE_LINK_SPEED_100M_HALF:
11558                 phy->req_duplex = DUPLEX_HALF;
11559                 /* fall-through */
11560         case PORT_FEATURE_LINK_SPEED_100M_FULL:
11561                 phy->req_line_speed = ELINK_SPEED_100;
11562                 break;
11563         case PORT_FEATURE_LINK_SPEED_1G:
11564                 phy->req_line_speed = ELINK_SPEED_1000;
11565                 break;
11566         case PORT_FEATURE_LINK_SPEED_2_5G:
11567                 phy->req_line_speed = ELINK_SPEED_2500;
11568                 break;
11569         case PORT_FEATURE_LINK_SPEED_10G_CX4:
11570                 phy->req_line_speed = ELINK_SPEED_10000;
11571                 break;
11572         default:
11573                 phy->req_line_speed = ELINK_SPEED_AUTO_NEG;
11574                 break;
11575         }
11576
11577         switch (link_config & PORT_FEATURE_FLOW_CONTROL_MASK) {
11578         case PORT_FEATURE_FLOW_CONTROL_AUTO:
11579                 phy->req_flow_ctrl = ELINK_FLOW_CTRL_AUTO;
11580                 break;
11581         case PORT_FEATURE_FLOW_CONTROL_TX:
11582                 phy->req_flow_ctrl = ELINK_FLOW_CTRL_TX;
11583                 break;
11584         case PORT_FEATURE_FLOW_CONTROL_RX:
11585                 phy->req_flow_ctrl = ELINK_FLOW_CTRL_RX;
11586                 break;
11587         case PORT_FEATURE_FLOW_CONTROL_BOTH:
11588                 phy->req_flow_ctrl = ELINK_FLOW_CTRL_BOTH;
11589                 break;
11590         default:
11591                 phy->req_flow_ctrl = ELINK_FLOW_CTRL_NONE;
11592                 break;
11593         }
11594 }
11595
11596 uint32_t elink_phy_selection(struct elink_params *params)
11597 {
11598         uint32_t phy_config_swapped, prio_cfg;
11599         uint32_t return_cfg = PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT;
11600
11601         phy_config_swapped = params->multi_phy_config &
11602             PORT_HW_CFG_PHY_SWAPPED_ENABLED;
11603
11604         prio_cfg = params->multi_phy_config & PORT_HW_CFG_PHY_SELECTION_MASK;
11605
11606         if (phy_config_swapped) {
11607                 switch (prio_cfg) {
11608                 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
11609                         return_cfg =
11610                             PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY;
11611                         break;
11612                 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
11613                         return_cfg =
11614                             PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY;
11615                         break;
11616                 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
11617                         return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
11618                         break;
11619                 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
11620                         return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
11621                         break;
11622                 }
11623         } else
11624                 return_cfg = prio_cfg;
11625
11626         return return_cfg;
11627 }
11628
11629 elink_status_t elink_phy_probe(struct elink_params * params)
11630 {
11631         uint8_t phy_index, actual_phy_idx;
11632         uint32_t phy_config_swapped, sync_offset, media_types;
11633         struct bnx2x_softc *sc = params->sc;
11634         struct elink_phy *phy;
11635         params->num_phys = 0;
11636         PMD_DRV_LOG(DEBUG, sc, "Begin phy probe");
11637
11638         phy_config_swapped = params->multi_phy_config &
11639             PORT_HW_CFG_PHY_SWAPPED_ENABLED;
11640
11641         for (phy_index = ELINK_INT_PHY; phy_index < ELINK_MAX_PHYS; phy_index++) {
11642                 actual_phy_idx = phy_index;
11643                 if (phy_config_swapped) {
11644                         if (phy_index == ELINK_EXT_PHY1)
11645                                 actual_phy_idx = ELINK_EXT_PHY2;
11646                         else if (phy_index == ELINK_EXT_PHY2)
11647                                 actual_phy_idx = ELINK_EXT_PHY1;
11648                 }
11649                 PMD_DRV_LOG(DEBUG, sc, "phy_config_swapped %x, phy_index %x,"
11650                             " actual_phy_idx %x", phy_config_swapped,
11651                             phy_index, actual_phy_idx);
11652                 phy = &params->phy[actual_phy_idx];
11653                 if (elink_populate_phy(sc, phy_index, params->shmem_base,
11654                                        params->shmem2_base, params->port,
11655                                        phy) != ELINK_STATUS_OK) {
11656                         params->num_phys = 0;
11657                         PMD_DRV_LOG(DEBUG, sc, "phy probe failed in phy index %d",
11658                                     phy_index);
11659                         for (phy_index = ELINK_INT_PHY;
11660                              phy_index < ELINK_MAX_PHYS; phy_index++)
11661                                 *phy = phy_null;
11662                         return ELINK_STATUS_ERROR;
11663                 }
11664                 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)
11665                         break;
11666
11667                 if (params->feature_config_flags &
11668                     ELINK_FEATURE_CONFIG_DISABLE_REMOTE_FAULT_DET)
11669                         phy->flags &= ~ELINK_FLAGS_TX_ERROR_CHECK;
11670
11671                 if (!(params->feature_config_flags &
11672                       ELINK_FEATURE_CONFIG_MT_SUPPORT))
11673                         phy->flags |= ELINK_FLAGS_MDC_MDIO_WA_G;
11674
11675                 sync_offset = params->shmem_base +
11676                     offsetof(struct shmem_region,
11677                              dev_info.port_hw_config[params->port].media_type);
11678                 media_types = REG_RD(sc, sync_offset);
11679
11680                 /* Update media type for non-PMF sync only for the first time
11681                  * In case the media type changes afterwards, it will be updated
11682                  * using the update_status function
11683                  */
11684                 if ((media_types & (PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
11685                                     (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
11686                                      actual_phy_idx))) == 0) {
11687                         media_types |= ((phy->media_type &
11688                                          PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
11689                                         (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
11690                                          actual_phy_idx));
11691                 }
11692                 REG_WR(sc, sync_offset, media_types);
11693
11694                 elink_phy_def_cfg(params, phy, phy_index);
11695                 params->num_phys++;
11696         }
11697
11698         PMD_DRV_LOG(DEBUG, sc,
11699                     "End phy probe. #phys found %x", params->num_phys);
11700         return ELINK_STATUS_OK;
11701 }
11702
11703 static void elink_init_bmac_loopback(struct elink_params *params,
11704                                      struct elink_vars *vars)
11705 {
11706         struct bnx2x_softc *sc = params->sc;
11707         vars->link_up = 1;
11708         vars->line_speed = ELINK_SPEED_10000;
11709         vars->duplex = DUPLEX_FULL;
11710         vars->flow_ctrl = ELINK_FLOW_CTRL_NONE;
11711         vars->mac_type = ELINK_MAC_TYPE_BMAC;
11712
11713         vars->phy_flags = PHY_XGXS_FLAG;
11714
11715         elink_xgxs_deassert(params);
11716
11717         /* Set bmac loopback */
11718         elink_bmac_enable(params, vars, 1, 1);
11719
11720         REG_WR(sc, NIG_REG_EGRESS_DRAIN0_MODE + params->port * 4, 0);
11721 }
11722
11723 static void elink_init_emac_loopback(struct elink_params *params,
11724                                      struct elink_vars *vars)
11725 {
11726         struct bnx2x_softc *sc = params->sc;
11727         vars->link_up = 1;
11728         vars->line_speed = ELINK_SPEED_1000;
11729         vars->duplex = DUPLEX_FULL;
11730         vars->flow_ctrl = ELINK_FLOW_CTRL_NONE;
11731         vars->mac_type = ELINK_MAC_TYPE_EMAC;
11732
11733         vars->phy_flags = PHY_XGXS_FLAG;
11734
11735         elink_xgxs_deassert(params);
11736         /* Set bmac loopback */
11737         elink_emac_enable(params, vars, 1);
11738         elink_emac_program(params, vars);
11739         REG_WR(sc, NIG_REG_EGRESS_DRAIN0_MODE + params->port * 4, 0);
11740 }
11741
11742 static void elink_init_xmac_loopback(struct elink_params *params,
11743                                      struct elink_vars *vars)
11744 {
11745         struct bnx2x_softc *sc = params->sc;
11746         vars->link_up = 1;
11747         if (!params->req_line_speed[0])
11748                 vars->line_speed = ELINK_SPEED_10000;
11749         else
11750                 vars->line_speed = params->req_line_speed[0];
11751         vars->duplex = DUPLEX_FULL;
11752         vars->flow_ctrl = ELINK_FLOW_CTRL_NONE;
11753         vars->mac_type = ELINK_MAC_TYPE_XMAC;
11754         vars->phy_flags = PHY_XGXS_FLAG;
11755         /* Set WC to loopback mode since link is required to provide clock
11756          * to the XMAC in 20G mode
11757          */
11758         elink_set_aer_mmd(params, &params->phy[0]);
11759         elink_warpcore_reset_lane(sc, &params->phy[0], 0);
11760         params->phy[ELINK_INT_PHY].config_loopback(&params->phy[ELINK_INT_PHY],
11761                                                    params);
11762
11763         elink_xmac_enable(params, vars, 1);
11764         REG_WR(sc, NIG_REG_EGRESS_DRAIN0_MODE + params->port * 4, 0);
11765 }
11766
11767 static void elink_init_umac_loopback(struct elink_params *params,
11768                                      struct elink_vars *vars)
11769 {
11770         struct bnx2x_softc *sc = params->sc;
11771         vars->link_up = 1;
11772         vars->line_speed = ELINK_SPEED_1000;
11773         vars->duplex = DUPLEX_FULL;
11774         vars->flow_ctrl = ELINK_FLOW_CTRL_NONE;
11775         vars->mac_type = ELINK_MAC_TYPE_UMAC;
11776         vars->phy_flags = PHY_XGXS_FLAG;
11777         elink_umac_enable(params, vars, 1);
11778
11779         REG_WR(sc, NIG_REG_EGRESS_DRAIN0_MODE + params->port * 4, 0);
11780 }
11781
11782 static void elink_init_xgxs_loopback(struct elink_params *params,
11783                                      struct elink_vars *vars)
11784 {
11785         struct bnx2x_softc *sc = params->sc;
11786         struct elink_phy *int_phy = &params->phy[ELINK_INT_PHY];
11787         vars->link_up = 1;
11788         vars->flow_ctrl = ELINK_FLOW_CTRL_NONE;
11789         vars->duplex = DUPLEX_FULL;
11790         if (params->req_line_speed[0] == ELINK_SPEED_1000)
11791                 vars->line_speed = ELINK_SPEED_1000;
11792         else if ((params->req_line_speed[0] == ELINK_SPEED_20000) ||
11793                  (int_phy->flags & ELINK_FLAGS_WC_DUAL_MODE))
11794                 vars->line_speed = ELINK_SPEED_20000;
11795         else
11796                 vars->line_speed = ELINK_SPEED_10000;
11797
11798         if (!USES_WARPCORE(sc))
11799                 elink_xgxs_deassert(params);
11800         elink_link_initialize(params, vars);
11801
11802         if (params->req_line_speed[0] == ELINK_SPEED_1000) {
11803                 if (USES_WARPCORE(sc))
11804                         elink_umac_enable(params, vars, 0);
11805                 else {
11806                         elink_emac_program(params, vars);
11807                         elink_emac_enable(params, vars, 0);
11808                 }
11809         } else {
11810                 if (USES_WARPCORE(sc))
11811                         elink_xmac_enable(params, vars, 0);
11812                 else
11813                         elink_bmac_enable(params, vars, 0, 1);
11814         }
11815
11816         if (params->loopback_mode == ELINK_LOOPBACK_XGXS) {
11817                 /* Set 10G XGXS loopback */
11818                 int_phy->config_loopback(int_phy, params);
11819         } else {
11820                 /* Set external phy loopback */
11821                 uint8_t phy_index;
11822                 for (phy_index = ELINK_EXT_PHY1;
11823                      phy_index < params->num_phys; phy_index++)
11824                         if (params->phy[phy_index].config_loopback)
11825                                 params->phy[phy_index].config_loopback(&params->
11826                                                                        phy
11827                                                                        [phy_index],
11828                                                                        params);
11829         }
11830         REG_WR(sc, NIG_REG_EGRESS_DRAIN0_MODE + params->port * 4, 0);
11831
11832         elink_set_led(params, vars, ELINK_LED_MODE_OPER, vars->line_speed);
11833 }
11834
11835 void elink_set_rx_filter(struct elink_params *params, uint8_t en)
11836 {
11837         struct bnx2x_softc *sc = params->sc;
11838         uint8_t val = en * 0x1F;
11839
11840         /* Open / close the gate between the NIG and the BRB */
11841         if (!CHIP_IS_E1x(sc))
11842                 val |= en * 0x20;
11843         REG_WR(sc, NIG_REG_LLH0_BRB1_DRV_MASK + params->port * 4, val);
11844
11845         REG_WR(sc, NIG_REG_LLH0_BRB1_DRV_MASK_MF + params->port * 4, en * 0x3);
11846
11847         REG_WR(sc, (params->port ? NIG_REG_LLH1_BRB1_NOT_MCP :
11848                     NIG_REG_LLH0_BRB1_NOT_MCP), en);
11849 }
11850
11851 static elink_status_t elink_avoid_link_flap(struct elink_params *params,
11852                                             struct elink_vars *vars)
11853 {
11854         uint32_t phy_idx;
11855         uint32_t dont_clear_stat, lfa_sts;
11856         struct bnx2x_softc *sc = params->sc;
11857
11858         /* Sync the link parameters */
11859         elink_link_status_update(params, vars);
11860
11861         /*
11862          * The module verification was already done by previous link owner,
11863          * so this call is meant only to get warning message
11864          */
11865
11866         for (phy_idx = ELINK_INT_PHY; phy_idx < params->num_phys; phy_idx++) {
11867                 struct elink_phy *phy = &params->phy[phy_idx];
11868                 if (phy->phy_specific_func) {
11869                         PMD_DRV_LOG(DEBUG, sc, "Calling PHY specific func");
11870                         phy->phy_specific_func(phy, params, ELINK_PHY_INIT);
11871                 }
11872                 if ((phy->media_type == ELINK_ETH_PHY_SFPP_10G_FIBER) ||
11873                     (phy->media_type == ELINK_ETH_PHY_SFP_1G_FIBER) ||
11874                     (phy->media_type == ELINK_ETH_PHY_DA_TWINAX))
11875                         elink_verify_sfp_module(phy, params);
11876         }
11877         lfa_sts = REG_RD(sc, params->lfa_base +
11878                          offsetof(struct shmem_lfa, lfa_sts));
11879
11880         dont_clear_stat = lfa_sts & SHMEM_LFA_DONT_CLEAR_STAT;
11881
11882         /* Re-enable the NIG/MAC */
11883         if (CHIP_IS_E3(sc)) {
11884                 if (!dont_clear_stat) {
11885                         REG_WR(sc, GRCBASE_MISC +
11886                                MISC_REGISTERS_RESET_REG_2_CLEAR,
11887                                (MISC_REGISTERS_RESET_REG_2_MSTAT0 <<
11888                                 params->port));
11889                         REG_WR(sc, GRCBASE_MISC +
11890                                MISC_REGISTERS_RESET_REG_2_SET,
11891                                (MISC_REGISTERS_RESET_REG_2_MSTAT0 <<
11892                                 params->port));
11893                 }
11894                 if (vars->line_speed < ELINK_SPEED_10000)
11895                         elink_umac_enable(params, vars, 0);
11896                 else
11897                         elink_xmac_enable(params, vars, 0);
11898         } else {
11899                 if (vars->line_speed < ELINK_SPEED_10000)
11900                         elink_emac_enable(params, vars, 0);
11901                 else
11902                         elink_bmac_enable(params, vars, 0, !dont_clear_stat);
11903         }
11904
11905         /* Increment LFA count */
11906         lfa_sts = ((lfa_sts & ~LINK_FLAP_AVOIDANCE_COUNT_MASK) |
11907                    (((((lfa_sts & LINK_FLAP_AVOIDANCE_COUNT_MASK) >>
11908                        LINK_FLAP_AVOIDANCE_COUNT_OFFSET) + 1) & 0xff)
11909                     << LINK_FLAP_AVOIDANCE_COUNT_OFFSET));
11910         /* Clear link flap reason */
11911         lfa_sts &= ~LFA_LINK_FLAP_REASON_MASK;
11912
11913         REG_WR(sc, params->lfa_base +
11914                offsetof(struct shmem_lfa, lfa_sts), lfa_sts);
11915
11916         /* Disable NIG DRAIN */
11917         REG_WR(sc, NIG_REG_EGRESS_DRAIN0_MODE + params->port * 4, 0);
11918
11919         /* Enable interrupts */
11920         elink_link_int_enable(params);
11921         return ELINK_STATUS_OK;
11922 }
11923
11924 static void elink_cannot_avoid_link_flap(struct elink_params *params,
11925                                          struct elink_vars *vars,
11926                                          int lfa_status)
11927 {
11928         uint32_t lfa_sts, cfg_idx, tmp_val;
11929         struct bnx2x_softc *sc = params->sc;
11930
11931         elink_link_reset(params, vars, 1);
11932
11933         if (!params->lfa_base)
11934                 return;
11935         /* Store the new link parameters */
11936         REG_WR(sc, params->lfa_base +
11937                offsetof(struct shmem_lfa, req_duplex),
11938                params->req_duplex[0] | (params->req_duplex[1] << 16));
11939
11940         REG_WR(sc, params->lfa_base +
11941                offsetof(struct shmem_lfa, req_flow_ctrl),
11942                params->req_flow_ctrl[0] | (params->req_flow_ctrl[1] << 16));
11943
11944         REG_WR(sc, params->lfa_base +
11945                offsetof(struct shmem_lfa, req_line_speed),
11946                params->req_line_speed[0] | (params->req_line_speed[1] << 16));
11947
11948         for (cfg_idx = 0; cfg_idx < SHMEM_LINK_CONFIG_SIZE; cfg_idx++) {
11949                 REG_WR(sc, params->lfa_base +
11950                        offsetof(struct shmem_lfa,
11951                                 speed_cap_mask[cfg_idx]),
11952                        params->speed_cap_mask[cfg_idx]);
11953         }
11954
11955         tmp_val = REG_RD(sc, params->lfa_base +
11956                          offsetof(struct shmem_lfa, additional_config));
11957         tmp_val &= ~REQ_FC_AUTO_ADV_MASK;
11958         tmp_val |= params->req_fc_auto_adv;
11959
11960         REG_WR(sc, params->lfa_base +
11961                offsetof(struct shmem_lfa, additional_config), tmp_val);
11962
11963         lfa_sts = REG_RD(sc, params->lfa_base +
11964                          offsetof(struct shmem_lfa, lfa_sts));
11965
11966         /* Clear the "Don't Clear Statistics" bit, and set reason */
11967         lfa_sts &= ~SHMEM_LFA_DONT_CLEAR_STAT;
11968
11969         /* Set link flap reason */
11970         lfa_sts &= ~LFA_LINK_FLAP_REASON_MASK;
11971         lfa_sts |= ((lfa_status & LFA_LINK_FLAP_REASON_MASK) <<
11972                     LFA_LINK_FLAP_REASON_OFFSET);
11973
11974         /* Increment link flap counter */
11975         lfa_sts = ((lfa_sts & ~LINK_FLAP_COUNT_MASK) |
11976                    (((((lfa_sts & LINK_FLAP_COUNT_MASK) >>
11977                        LINK_FLAP_COUNT_OFFSET) + 1) & 0xff)
11978                     << LINK_FLAP_COUNT_OFFSET));
11979         REG_WR(sc, params->lfa_base +
11980                offsetof(struct shmem_lfa, lfa_sts), lfa_sts);
11981         /* Proceed with regular link initialization */
11982 }
11983
11984 elink_status_t elink_phy_init(struct elink_params *params,
11985                               struct elink_vars *vars)
11986 {
11987         int lfa_status;
11988         struct bnx2x_softc *sc = params->sc;
11989         PMD_DRV_LOG(DEBUG, sc, "Phy Initialization started");
11990         PMD_DRV_LOG(DEBUG, sc, "(1) req_speed %d, req_flowctrl %d",
11991                     params->req_line_speed[0], params->req_flow_ctrl[0]);
11992         PMD_DRV_LOG(DEBUG, sc, "(2) req_speed %d, req_flowctrl %d",
11993                     params->req_line_speed[1], params->req_flow_ctrl[1]);
11994         PMD_DRV_LOG(DEBUG, sc,
11995                     "req_adv_flow_ctrl 0x%x", params->req_fc_auto_adv);
11996         vars->link_status = 0;
11997         vars->phy_link_up = 0;
11998         vars->link_up = 0;
11999         vars->line_speed = 0;
12000         vars->duplex = DUPLEX_FULL;
12001         vars->flow_ctrl = ELINK_FLOW_CTRL_NONE;
12002         vars->mac_type = ELINK_MAC_TYPE_NONE;
12003         vars->phy_flags = 0;
12004         vars->check_kr2_recovery_cnt = 0;
12005         params->link_flags = ELINK_PHY_INITIALIZED;
12006         /* Driver opens NIG-BRB filters */
12007         elink_set_rx_filter(params, 1);
12008         /* Check if link flap can be avoided */
12009         lfa_status = elink_check_lfa(params);
12010
12011         if (lfa_status == 0) {
12012                 PMD_DRV_LOG(DEBUG, sc,
12013                             "Link Flap Avoidance in progress");
12014                 return elink_avoid_link_flap(params, vars);
12015         }
12016
12017         PMD_DRV_LOG(DEBUG, sc,
12018                     "Cannot avoid link flap lfa_sta=0x%x", lfa_status);
12019         elink_cannot_avoid_link_flap(params, vars, lfa_status);
12020
12021         /* Disable attentions */
12022         elink_bits_dis(sc, NIG_REG_MASK_INTERRUPT_PORT0 + params->port * 4,
12023                        (ELINK_NIG_MASK_XGXS0_LINK_STATUS |
12024                         ELINK_NIG_MASK_XGXS0_LINK10G |
12025                         ELINK_NIG_MASK_SERDES0_LINK_STATUS |
12026                         ELINK_NIG_MASK_MI_INT));
12027
12028         elink_emac_init(params);
12029
12030         if (params->feature_config_flags & ELINK_FEATURE_CONFIG_PFC_ENABLED)
12031                 vars->link_status |= LINK_STATUS_PFC_ENABLED;
12032
12033         if ((params->num_phys == 0) && !CHIP_REV_IS_SLOW(sc)) {
12034                 PMD_DRV_LOG(DEBUG, sc, "No phy found for initialization !!");
12035                 return ELINK_STATUS_ERROR;
12036         }
12037         set_phy_vars(params, vars);
12038
12039         PMD_DRV_LOG(DEBUG, sc, "Num of phys on board: %d", params->num_phys);
12040
12041         switch (params->loopback_mode) {
12042         case ELINK_LOOPBACK_BMAC:
12043                 elink_init_bmac_loopback(params, vars);
12044                 break;
12045         case ELINK_LOOPBACK_EMAC:
12046                 elink_init_emac_loopback(params, vars);
12047                 break;
12048         case ELINK_LOOPBACK_XMAC:
12049                 elink_init_xmac_loopback(params, vars);
12050                 break;
12051         case ELINK_LOOPBACK_UMAC:
12052                 elink_init_umac_loopback(params, vars);
12053                 break;
12054         case ELINK_LOOPBACK_XGXS:
12055         case ELINK_LOOPBACK_EXT_PHY:
12056                 elink_init_xgxs_loopback(params, vars);
12057                 break;
12058         default:
12059                 if (!CHIP_IS_E3(sc)) {
12060                         if (params->switch_cfg == ELINK_SWITCH_CFG_10G)
12061                                 elink_xgxs_deassert(params);
12062                         else
12063                                 elink_serdes_deassert(sc, params->port);
12064                 }
12065                 elink_link_initialize(params, vars);
12066                 DELAY(1000 * 30);
12067                 elink_link_int_enable(params);
12068                 break;
12069         }
12070         elink_update_mng(params, vars->link_status);
12071
12072         elink_update_mng_eee(params, vars->eee_status);
12073         return ELINK_STATUS_OK;
12074 }
12075
12076 static elink_status_t elink_link_reset(struct elink_params *params,
12077                                        struct elink_vars *vars,
12078                                        uint8_t reset_ext_phy)
12079 {
12080         struct bnx2x_softc *sc = params->sc;
12081         uint8_t phy_index, port = params->port, clear_latch_ind = 0;
12082         PMD_DRV_LOG(DEBUG, sc, "Resetting the link of port %d", port);
12083         /* Disable attentions */
12084         vars->link_status = 0;
12085         elink_update_mng(params, vars->link_status);
12086         vars->eee_status &= ~(SHMEM_EEE_LP_ADV_STATUS_MASK |
12087                               SHMEM_EEE_ACTIVE_BIT);
12088         elink_update_mng_eee(params, vars->eee_status);
12089         elink_bits_dis(sc, NIG_REG_MASK_INTERRUPT_PORT0 + port * 4,
12090                        (ELINK_NIG_MASK_XGXS0_LINK_STATUS |
12091                         ELINK_NIG_MASK_XGXS0_LINK10G |
12092                         ELINK_NIG_MASK_SERDES0_LINK_STATUS |
12093                         ELINK_NIG_MASK_MI_INT));
12094
12095         /* Activate nig drain */
12096         REG_WR(sc, NIG_REG_EGRESS_DRAIN0_MODE + port * 4, 1);
12097
12098         /* Disable nig egress interface */
12099         if (!CHIP_IS_E3(sc)) {
12100                 REG_WR(sc, NIG_REG_BMAC0_OUT_EN + port * 4, 0);
12101                 REG_WR(sc, NIG_REG_EGRESS_EMAC0_OUT_EN + port * 4, 0);
12102         }
12103         if (!CHIP_IS_E3(sc))
12104                 elink_set_bmac_rx(sc, port, 0);
12105         if (CHIP_IS_E3(sc) && !CHIP_REV_IS_FPGA(sc)) {
12106                 elink_set_xmac_rxtx(params, 0);
12107                 elink_set_umac_rxtx(params, 0);
12108         }
12109         /* Disable emac */
12110         if (!CHIP_IS_E3(sc))
12111                 REG_WR(sc, NIG_REG_NIG_EMAC0_EN + port * 4, 0);
12112
12113         DELAY(1000 * 10);
12114         /* The PHY reset is controlled by GPIO 1
12115          * Hold it as vars low
12116          */
12117         /* Clear link led */
12118         elink_set_mdio_emac_per_phy(sc, params);
12119         elink_set_led(params, vars, ELINK_LED_MODE_OFF, 0);
12120
12121         if (reset_ext_phy && (!CHIP_REV_IS_SLOW(sc))) {
12122                 for (phy_index = ELINK_EXT_PHY1; phy_index < params->num_phys;
12123                      phy_index++) {
12124                         if (params->phy[phy_index].link_reset) {
12125                                 elink_set_aer_mmd(params,
12126                                                   &params->phy[phy_index]);
12127                                 params->phy[phy_index].link_reset(&params->
12128                                                                   phy
12129                                                                   [phy_index],
12130                                                                   params);
12131                         }
12132                         if (params->phy[phy_index].flags &
12133                             ELINK_FLAGS_REARM_LATCH_SIGNAL)
12134                                 clear_latch_ind = 1;
12135                 }
12136         }
12137
12138         if (clear_latch_ind) {
12139                 /* Clear latching indication */
12140                 elink_rearm_latch_signal(sc, port, 0);
12141                 elink_bits_dis(sc, NIG_REG_LATCH_BC_0 + port * 4,
12142                                1 << ELINK_NIG_LATCH_BC_ENABLE_MI_INT);
12143         }
12144         if (params->phy[ELINK_INT_PHY].link_reset)
12145                 params->phy[ELINK_INT_PHY].link_reset(&params->
12146                                                       phy
12147                                                       [ELINK_INT_PHY],
12148                                                       params);
12149
12150         /* Disable nig ingress interface */
12151         if (!CHIP_IS_E3(sc)) {
12152                 /* Reset BigMac */
12153                 REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
12154                        (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
12155                 REG_WR(sc, NIG_REG_BMAC0_IN_EN + port * 4, 0);
12156                 REG_WR(sc, NIG_REG_EMAC0_IN_EN + port * 4, 0);
12157         } else {
12158                 uint32_t xmac_base =
12159                     (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
12160                 elink_set_xumac_nig(params, 0, 0);
12161                 if (REG_RD(sc, MISC_REG_RESET_REG_2) &
12162                     MISC_REGISTERS_RESET_REG_2_XMAC)
12163                         REG_WR(sc, xmac_base + XMAC_REG_CTRL,
12164                                XMAC_CTRL_REG_SOFT_RESET);
12165         }
12166         vars->link_up = 0;
12167         vars->phy_flags = 0;
12168         return ELINK_STATUS_OK;
12169 }
12170
12171 elink_status_t elink_lfa_reset(struct elink_params * params,
12172                                struct elink_vars * vars)
12173 {
12174         struct bnx2x_softc *sc = params->sc;
12175         vars->link_up = 0;
12176         vars->phy_flags = 0;
12177         params->link_flags &= ~ELINK_PHY_INITIALIZED;
12178         if (!params->lfa_base)
12179                 return elink_link_reset(params, vars, 1);
12180         /*
12181          * Activate NIG drain so that during this time the device won't send
12182          * anything while it is unable to response.
12183          */
12184         REG_WR(sc, NIG_REG_EGRESS_DRAIN0_MODE + params->port * 4, 1);
12185
12186         /*
12187          * Close gracefully the gate from BMAC to NIG such that no half packets
12188          * are passed.
12189          */
12190         if (!CHIP_IS_E3(sc))
12191                 elink_set_bmac_rx(sc, params->port, 0);
12192
12193         if (CHIP_IS_E3(sc)) {
12194                 elink_set_xmac_rxtx(params, 0);
12195                 elink_set_umac_rxtx(params, 0);
12196         }
12197         /* Wait 10ms for the pipe to clean up */
12198         DELAY(1000 * 10);
12199
12200         /* Clean the NIG-BRB using the network filters in a way that will
12201          * not cut a packet in the middle.
12202          */
12203         elink_set_rx_filter(params, 0);
12204
12205         /*
12206          * Re-open the gate between the BMAC and the NIG, after verifying the
12207          * gate to the BRB is closed, otherwise packets may arrive to the
12208          * firmware before driver had initialized it. The target is to achieve
12209          * minimum management protocol down time.
12210          */
12211         if (!CHIP_IS_E3(sc))
12212                 elink_set_bmac_rx(sc, params->port, 1);
12213
12214         if (CHIP_IS_E3(sc)) {
12215                 elink_set_xmac_rxtx(params, 1);
12216                 elink_set_umac_rxtx(params, 1);
12217         }
12218         /* Disable NIG drain */
12219         REG_WR(sc, NIG_REG_EGRESS_DRAIN0_MODE + params->port * 4, 0);
12220         return ELINK_STATUS_OK;
12221 }
12222
12223 /****************************************************************************/
12224 /*                              Common function                             */
12225 /****************************************************************************/
12226 static elink_status_t elink_8073_common_init_phy(struct bnx2x_softc *sc,
12227                                                  uint32_t shmem_base_path[],
12228                                                  uint32_t shmem2_base_path[],
12229                                                  uint8_t phy_index,
12230                                                  __rte_unused uint32_t chip_id)
12231 {
12232         struct elink_phy phy[PORT_MAX];
12233         struct elink_phy *phy_blk[PORT_MAX];
12234         uint16_t val;
12235         int8_t port = 0;
12236         int8_t port_of_path = 0;
12237         uint32_t swap_val, swap_override;
12238         swap_val = REG_RD(sc, NIG_REG_PORT_SWAP);
12239         swap_override = REG_RD(sc, NIG_REG_STRAP_OVERRIDE);
12240         port ^= (swap_val && swap_override);
12241         elink_ext_phy_hw_reset(sc, port);
12242         /* PART1 - Reset both phys */
12243         for (port = PORT_MAX - 1; port >= PORT_0; port--) {
12244                 uint32_t shmem_base, shmem2_base;
12245                 /* In E2, same phy is using for port0 of the two paths */
12246                 if (CHIP_IS_E1x(sc)) {
12247                         shmem_base = shmem_base_path[0];
12248                         shmem2_base = shmem2_base_path[0];
12249                         port_of_path = port;
12250                 } else {
12251                         shmem_base = shmem_base_path[port];
12252                         shmem2_base = shmem2_base_path[port];
12253                         port_of_path = 0;
12254                 }
12255
12256                 /* Extract the ext phy address for the port */
12257                 if (elink_populate_phy(sc, phy_index, shmem_base, shmem2_base,
12258                                        port_of_path, &phy[port]) !=
12259                     ELINK_STATUS_OK) {
12260                         PMD_DRV_LOG(DEBUG, sc, "populate_phy failed");
12261                         return ELINK_STATUS_ERROR;
12262                 }
12263                 /* Disable attentions */
12264                 elink_bits_dis(sc, NIG_REG_MASK_INTERRUPT_PORT0 +
12265                                port_of_path * 4,
12266                                (ELINK_NIG_MASK_XGXS0_LINK_STATUS |
12267                                 ELINK_NIG_MASK_XGXS0_LINK10G |
12268                                 ELINK_NIG_MASK_SERDES0_LINK_STATUS |
12269                                 ELINK_NIG_MASK_MI_INT));
12270
12271                 /* Need to take the phy out of low power mode in order
12272                  * to write to access its registers
12273                  */
12274                 elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_2,
12275                                     MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
12276
12277                 /* Reset the phy */
12278                 elink_cl45_write(sc, &phy[port],
12279                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1 << 15);
12280         }
12281
12282         /* Add delay of 150ms after reset */
12283         DELAY(1000 * 150);
12284
12285         if (phy[PORT_0].addr & 0x1) {
12286                 phy_blk[PORT_0] = &(phy[PORT_1]);
12287                 phy_blk[PORT_1] = &(phy[PORT_0]);
12288         } else {
12289                 phy_blk[PORT_0] = &(phy[PORT_0]);
12290                 phy_blk[PORT_1] = &(phy[PORT_1]);
12291         }
12292
12293         /* PART2 - Download firmware to both phys */
12294         for (port = PORT_MAX - 1; port >= PORT_0; port--) {
12295                 if (CHIP_IS_E1x(sc))
12296                         port_of_path = port;
12297                 else
12298                         port_of_path = 0;
12299
12300                 PMD_DRV_LOG(DEBUG, sc, "Loading spirom for phy address 0x%x",
12301                             phy_blk[port]->addr);
12302                 if (elink_8073_8727_external_rom_boot(sc, phy_blk[port],
12303                                                       port_of_path))
12304                         return ELINK_STATUS_ERROR;
12305
12306                 /* Only set bit 10 = 1 (Tx power down) */
12307                 elink_cl45_read(sc, phy_blk[port],
12308                                 MDIO_PMA_DEVAD,
12309                                 MDIO_PMA_REG_TX_POWER_DOWN, &val);
12310
12311                 /* Phase1 of TX_POWER_DOWN reset */
12312                 elink_cl45_write(sc, phy_blk[port],
12313                                  MDIO_PMA_DEVAD,
12314                                  MDIO_PMA_REG_TX_POWER_DOWN, (val | 1 << 10));
12315         }
12316
12317         /* Toggle Transmitter: Power down and then up with 600ms delay
12318          * between
12319          */
12320         DELAY(1000 * 600);
12321
12322         /* PART3 - complete TX_POWER_DOWN process, and set GPIO2 back to low */
12323         for (port = PORT_MAX - 1; port >= PORT_0; port--) {
12324                 /* Phase2 of POWER_DOWN_RESET */
12325                 /* Release bit 10 (Release Tx power down) */
12326                 elink_cl45_read(sc, phy_blk[port],
12327                                 MDIO_PMA_DEVAD,
12328                                 MDIO_PMA_REG_TX_POWER_DOWN, &val);
12329
12330                 elink_cl45_write(sc, phy_blk[port],
12331                                  MDIO_PMA_DEVAD,
12332                                  MDIO_PMA_REG_TX_POWER_DOWN,
12333                                  (val & (~(1 << 10))));
12334                 DELAY(1000 * 15);
12335
12336                 /* Read modify write the SPI-ROM version select register */
12337                 elink_cl45_read(sc, phy_blk[port],
12338                                 MDIO_PMA_DEVAD,
12339                                 MDIO_PMA_REG_EDC_FFE_MAIN, &val);
12340                 elink_cl45_write(sc, phy_blk[port],
12341                                  MDIO_PMA_DEVAD,
12342                                  MDIO_PMA_REG_EDC_FFE_MAIN, (val | (1 << 12)));
12343
12344                 /* set GPIO2 back to LOW */
12345                 elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_2,
12346                                     MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
12347         }
12348         return ELINK_STATUS_OK;
12349 }
12350
12351 static elink_status_t elink_8726_common_init_phy(struct bnx2x_softc *sc,
12352                                                  uint32_t shmem_base_path[],
12353                                                  uint32_t shmem2_base_path[],
12354                                                  uint8_t phy_index,
12355                                                  __rte_unused uint32_t chip_id)
12356 {
12357         uint32_t val;
12358         int8_t port;
12359         struct elink_phy phy;
12360         /* Use port1 because of the static port-swap */
12361         /* Enable the module detection interrupt */
12362         val = REG_RD(sc, MISC_REG_GPIO_EVENT_EN);
12363         val |= ((1 << MISC_REGISTERS_GPIO_3) |
12364                 (1 <<
12365                  (MISC_REGISTERS_GPIO_3 + MISC_REGISTERS_GPIO_PORT_SHIFT)));
12366         REG_WR(sc, MISC_REG_GPIO_EVENT_EN, val);
12367
12368         elink_ext_phy_hw_reset(sc, 0);
12369         DELAY(1000 * 5);
12370         for (port = 0; port < PORT_MAX; port++) {
12371                 uint32_t shmem_base, shmem2_base;
12372
12373                 /* In E2, same phy is using for port0 of the two paths */
12374                 if (CHIP_IS_E1x(sc)) {
12375                         shmem_base = shmem_base_path[0];
12376                         shmem2_base = shmem2_base_path[0];
12377                 } else {
12378                         shmem_base = shmem_base_path[port];
12379                         shmem2_base = shmem2_base_path[port];
12380                 }
12381                 /* Extract the ext phy address for the port */
12382                 if (elink_populate_phy(sc, phy_index, shmem_base, shmem2_base,
12383                                        port, &phy) != ELINK_STATUS_OK) {
12384                         PMD_DRV_LOG(DEBUG, sc, "populate phy failed");
12385                         return ELINK_STATUS_ERROR;
12386                 }
12387
12388                 /* Reset phy */
12389                 elink_cl45_write(sc, &phy,
12390                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);
12391
12392                 /* Set fault module detected LED on */
12393                 elink_cb_gpio_write(sc, MISC_REGISTERS_GPIO_0,
12394                                     MISC_REGISTERS_GPIO_HIGH, port);
12395         }
12396
12397         return ELINK_STATUS_OK;
12398 }
12399
12400 static void elink_get_ext_phy_reset_gpio(struct bnx2x_softc *sc,
12401                                          uint32_t shmem_base, uint8_t * io_gpio,
12402                                          uint8_t * io_port)
12403 {
12404
12405         uint32_t phy_gpio_reset = REG_RD(sc, shmem_base +
12406                                          offsetof(struct shmem_region,
12407                                                   dev_info.
12408                                                   port_hw_config[PORT_0].
12409                                                   default_cfg));
12410         switch (phy_gpio_reset) {
12411         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0:
12412                 *io_gpio = 0;
12413                 *io_port = 0;
12414                 break;
12415         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0:
12416                 *io_gpio = 1;
12417                 *io_port = 0;
12418                 break;
12419         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0:
12420                 *io_gpio = 2;
12421                 *io_port = 0;
12422                 break;
12423         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0:
12424                 *io_gpio = 3;
12425                 *io_port = 0;
12426                 break;
12427         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1:
12428                 *io_gpio = 0;
12429                 *io_port = 1;
12430                 break;
12431         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1:
12432                 *io_gpio = 1;
12433                 *io_port = 1;
12434                 break;
12435         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1:
12436                 *io_gpio = 2;
12437                 *io_port = 1;
12438                 break;
12439         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1:
12440                 *io_gpio = 3;
12441                 *io_port = 1;
12442                 break;
12443         default:
12444                 /* Don't override the io_gpio and io_port */
12445                 break;
12446         }
12447 }
12448
12449 static elink_status_t elink_8727_common_init_phy(struct bnx2x_softc *sc,
12450                                                  uint32_t shmem_base_path[],
12451                                                  uint32_t shmem2_base_path[],
12452                                                  uint8_t phy_index,
12453                                                  __rte_unused uint32_t chip_id)
12454 {
12455         int8_t port, reset_gpio;
12456         uint32_t swap_val, swap_override;
12457         struct elink_phy phy[PORT_MAX];
12458         struct elink_phy *phy_blk[PORT_MAX];
12459         int8_t port_of_path;
12460         swap_val = REG_RD(sc, NIG_REG_PORT_SWAP);
12461         swap_override = REG_RD(sc, NIG_REG_STRAP_OVERRIDE);
12462
12463         reset_gpio = MISC_REGISTERS_GPIO_1;
12464         port = 1;
12465
12466         /* Retrieve the reset gpio/port which control the reset.
12467          * Default is GPIO1, PORT1
12468          */
12469         elink_get_ext_phy_reset_gpio(sc, shmem_base_path[0],
12470                                      (uint8_t *) & reset_gpio,
12471                                      (uint8_t *) & port);
12472
12473         /* Calculate the port based on port swap */
12474         port ^= (swap_val && swap_override);
12475
12476         /* Initiate PHY reset */
12477         elink_cb_gpio_write(sc, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_LOW,
12478                             port);
12479         DELAY(1000 * 1);
12480         elink_cb_gpio_write(sc, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_HIGH,
12481                             port);
12482
12483         DELAY(1000 * 5);
12484
12485         /* PART1 - Reset both phys */
12486         for (port = PORT_MAX - 1; port >= PORT_0; port--) {
12487                 uint32_t shmem_base, shmem2_base;
12488
12489                 /* In E2, same phy is using for port0 of the two paths */
12490                 if (CHIP_IS_E1x(sc)) {
12491                         shmem_base = shmem_base_path[0];
12492                         shmem2_base = shmem2_base_path[0];
12493                         port_of_path = port;
12494                 } else {
12495                         shmem_base = shmem_base_path[port];
12496                         shmem2_base = shmem2_base_path[port];
12497                         port_of_path = 0;
12498                 }
12499
12500                 /* Extract the ext phy address for the port */
12501                 if (elink_populate_phy(sc, phy_index, shmem_base, shmem2_base,
12502                                        port_of_path, &phy[port]) !=
12503                     ELINK_STATUS_OK) {
12504                         PMD_DRV_LOG(DEBUG, sc, "populate phy failed");
12505                         return ELINK_STATUS_ERROR;
12506                 }
12507                 /* disable attentions */
12508                 elink_bits_dis(sc, NIG_REG_MASK_INTERRUPT_PORT0 +
12509                                port_of_path * 4,
12510                                (ELINK_NIG_MASK_XGXS0_LINK_STATUS |
12511                                 ELINK_NIG_MASK_XGXS0_LINK10G |
12512                                 ELINK_NIG_MASK_SERDES0_LINK_STATUS |
12513                                 ELINK_NIG_MASK_MI_INT));
12514
12515                 /* Reset the phy */
12516                 elink_cl45_write(sc, &phy[port],
12517                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1 << 15);
12518         }
12519
12520         /* Add delay of 150ms after reset */
12521         DELAY(1000 * 150);
12522         if (phy[PORT_0].addr & 0x1) {
12523                 phy_blk[PORT_0] = &(phy[PORT_1]);
12524                 phy_blk[PORT_1] = &(phy[PORT_0]);
12525         } else {
12526                 phy_blk[PORT_0] = &(phy[PORT_0]);
12527                 phy_blk[PORT_1] = &(phy[PORT_1]);
12528         }
12529         /* PART2 - Download firmware to both phys */
12530         for (port = PORT_MAX - 1; port >= PORT_0; port--) {
12531                 if (CHIP_IS_E1x(sc))
12532                         port_of_path = port;
12533                 else
12534                         port_of_path = 0;
12535                 PMD_DRV_LOG(DEBUG, sc, "Loading spirom for phy address 0x%x",
12536                             phy_blk[port]->addr);
12537                 if (elink_8073_8727_external_rom_boot(sc, phy_blk[port],
12538                                                       port_of_path))
12539                         return ELINK_STATUS_ERROR;
12540                 /* Disable PHY transmitter output */
12541                 elink_cl45_write(sc, phy_blk[port],
12542                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_TX_DISABLE, 1);
12543
12544         }
12545         return ELINK_STATUS_OK;
12546 }
12547
12548 static elink_status_t elink_84833_common_init_phy(struct bnx2x_softc *sc,
12549                                                   uint32_t shmem_base_path[],
12550                                                   __rte_unused uint32_t
12551                                                   shmem2_base_path[],
12552                                                   __rte_unused uint8_t
12553                                                   phy_index, uint32_t chip_id)
12554 {
12555         uint8_t reset_gpios;
12556         reset_gpios = elink_84833_get_reset_gpios(sc, shmem_base_path, chip_id);
12557         elink_cb_gpio_mult_write(sc, reset_gpios,
12558                                  MISC_REGISTERS_GPIO_OUTPUT_LOW);
12559         DELAY(10);
12560         elink_cb_gpio_mult_write(sc, reset_gpios,
12561                                  MISC_REGISTERS_GPIO_OUTPUT_HIGH);
12562         PMD_DRV_LOG(DEBUG, sc,
12563                     "84833 reset pulse on pin values 0x%x", reset_gpios);
12564         return ELINK_STATUS_OK;
12565 }
12566
12567 static elink_status_t elink_ext_phy_common_init(struct bnx2x_softc *sc,
12568                                                 uint32_t shmem_base_path[],
12569                                                 uint32_t shmem2_base_path[],
12570                                                 uint8_t phy_index,
12571                                                 uint32_t ext_phy_type,
12572                                                 uint32_t chip_id)
12573 {
12574         elink_status_t rc = ELINK_STATUS_OK;
12575
12576         switch (ext_phy_type) {
12577         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8073:
12578                 rc = elink_8073_common_init_phy(sc, shmem_base_path,
12579                                                 shmem2_base_path,
12580                                                 phy_index, chip_id);
12581                 break;
12582         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8722:
12583         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8727:
12584         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8727_NOC:
12585                 rc = elink_8727_common_init_phy(sc, shmem_base_path,
12586                                                 shmem2_base_path,
12587                                                 phy_index, chip_id);
12588                 break;
12589
12590         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8726:
12591                 /* GPIO1 affects both ports, so there's need to pull
12592                  * it for single port alone
12593                  */
12594                 rc = elink_8726_common_init_phy(sc, shmem_base_path,
12595                                                 shmem2_base_path,
12596                                                 phy_index, chip_id);
12597                 break;
12598         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84833:
12599         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84834:
12600                 /* GPIO3's are linked, and so both need to be toggled
12601                  * to obtain required 2us pulse.
12602                  */
12603                 rc = elink_84833_common_init_phy(sc, shmem_base_path,
12604                                                  shmem2_base_path,
12605                                                  phy_index, chip_id);
12606                 break;
12607         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
12608                 rc = ELINK_STATUS_ERROR;
12609                 break;
12610         default:
12611                 PMD_DRV_LOG(DEBUG, sc,
12612                             "ext_phy 0x%x common init not required",
12613                             ext_phy_type);
12614                 break;
12615         }
12616
12617         if (rc != ELINK_STATUS_OK)
12618                 elink_cb_event_log(sc, ELINK_LOG_ID_PHY_UNINITIALIZED, 0);      // "Warning: PHY was not initialized,"
12619         // " Port %d",
12620
12621         return rc;
12622 }
12623
12624 elink_status_t elink_common_init_phy(struct bnx2x_softc * sc,
12625                                      uint32_t shmem_base_path[],
12626                                      uint32_t shmem2_base_path[],
12627                                      uint32_t chip_id,
12628                                      __rte_unused uint8_t one_port_enabled)
12629 {
12630         elink_status_t rc = ELINK_STATUS_OK;
12631         uint32_t phy_ver, val;
12632         uint8_t phy_index = 0;
12633         uint32_t ext_phy_type, ext_phy_config;
12634
12635         elink_set_mdio_clk(sc, GRCBASE_EMAC0);
12636         elink_set_mdio_clk(sc, GRCBASE_EMAC1);
12637         PMD_DRV_LOG(DEBUG, sc, "Begin common phy init");
12638         if (CHIP_IS_E3(sc)) {
12639                 /* Enable EPIO */
12640                 val = REG_RD(sc, MISC_REG_GEN_PURP_HWG);
12641                 REG_WR(sc, MISC_REG_GEN_PURP_HWG, val | 1);
12642         }
12643         /* Check if common init was already done */
12644         phy_ver = REG_RD(sc, shmem_base_path[0] +
12645                          offsetof(struct shmem_region,
12646                                   port_mb[PORT_0].ext_phy_fw_version));
12647         if (phy_ver) {
12648                 PMD_DRV_LOG(DEBUG, sc, "Not doing common init; phy ver is 0x%x",
12649                             phy_ver);
12650                 return ELINK_STATUS_OK;
12651         }
12652
12653         /* Read the ext_phy_type for arbitrary port(0) */
12654         for (phy_index = ELINK_EXT_PHY1; phy_index < ELINK_MAX_PHYS;
12655              phy_index++) {
12656                 ext_phy_config = elink_get_ext_phy_config(sc,
12657                                                           shmem_base_path[0],
12658                                                           phy_index, 0);
12659                 ext_phy_type = ELINK_XGXS_EXT_PHY_TYPE(ext_phy_config);
12660                 rc |= elink_ext_phy_common_init(sc, shmem_base_path,
12661                                                 shmem2_base_path,
12662                                                 phy_index, ext_phy_type,
12663                                                 chip_id);
12664         }
12665         return rc;
12666 }
12667
12668 static void elink_check_over_curr(struct elink_params *params,
12669                                   struct elink_vars *vars)
12670 {
12671         struct bnx2x_softc *sc = params->sc;
12672         uint32_t cfg_pin;
12673         uint8_t port = params->port;
12674         uint32_t pin_val;
12675
12676         cfg_pin = (REG_RD(sc, params->shmem_base +
12677                           offsetof(struct shmem_region,
12678                                    dev_info.port_hw_config[port].
12679                                    e3_cmn_pin_cfg1)) &
12680                    PORT_HW_CFG_E3_OVER_CURRENT_MASK) >>
12681             PORT_HW_CFG_E3_OVER_CURRENT_SHIFT;
12682
12683         /* Ignore check if no external input PIN available */
12684         if (elink_get_cfg_pin(sc, cfg_pin, &pin_val) != ELINK_STATUS_OK)
12685                 return;
12686
12687         if (!pin_val) {
12688                 if ((vars->phy_flags & PHY_OVER_CURRENT_FLAG) == 0) {
12689                         elink_cb_event_log(sc, ELINK_LOG_ID_OVER_CURRENT, params->port);        //"Error:  Power fault on Port %d has"
12690                         //  " been detected and the power to "
12691                         //  "that SFP+ module has been removed"
12692                         //  " to prevent failure of the card."
12693                         //  " Please remove the SFP+ module and"
12694                         //  " restart the system to clear this"
12695                         //  " error.",
12696                         vars->phy_flags |= PHY_OVER_CURRENT_FLAG;
12697                         elink_warpcore_power_module(params, 0);
12698                 }
12699         } else
12700                 vars->phy_flags &= ~PHY_OVER_CURRENT_FLAG;
12701 }
12702
12703 /* Returns 0 if no change occurred since last check; 1 otherwise. */
12704 static uint8_t elink_analyze_link_error(struct elink_params *params,
12705                                         struct elink_vars *vars,
12706                                         uint32_t status, uint32_t phy_flag,
12707                                         uint32_t link_flag, uint8_t notify)
12708 {
12709         struct bnx2x_softc *sc = params->sc;
12710         /* Compare new value with previous value */
12711         uint8_t led_mode;
12712         uint32_t old_status = (vars->phy_flags & phy_flag) ? 1 : 0;
12713
12714         if ((status ^ old_status) == 0)
12715                 return 0;
12716
12717         /* If values differ */
12718         switch (phy_flag) {
12719         case PHY_HALF_OPEN_CONN_FLAG:
12720                 PMD_DRV_LOG(DEBUG, sc, "Analyze Remote Fault");
12721                 break;
12722         case PHY_SFP_TX_FAULT_FLAG:
12723                 PMD_DRV_LOG(DEBUG, sc, "Analyze TX Fault");
12724                 break;
12725         default:
12726                 PMD_DRV_LOG(DEBUG, sc, "Analyze UNKNOWN");
12727         }
12728         PMD_DRV_LOG(DEBUG, sc, "Link changed:[%x %x]->%x", vars->link_up,
12729                     old_status, status);
12730
12731         /* a. Update shmem->link_status accordingly
12732          * b. Update elink_vars->link_up
12733          */
12734         if (status) {
12735                 vars->link_status &= ~LINK_STATUS_LINK_UP;
12736                 vars->link_status |= link_flag;
12737                 vars->link_up = 0;
12738                 vars->phy_flags |= phy_flag;
12739
12740                 /* activate nig drain */
12741                 REG_WR(sc, NIG_REG_EGRESS_DRAIN0_MODE + params->port * 4, 1);
12742                 /* Set LED mode to off since the PHY doesn't know about these
12743                  * errors
12744                  */
12745                 led_mode = ELINK_LED_MODE_OFF;
12746         } else {
12747                 vars->link_status |= LINK_STATUS_LINK_UP;
12748                 vars->link_status &= ~link_flag;
12749                 vars->link_up = 1;
12750                 vars->phy_flags &= ~phy_flag;
12751                 led_mode = ELINK_LED_MODE_OPER;
12752
12753                 /* Clear nig drain */
12754                 REG_WR(sc, NIG_REG_EGRESS_DRAIN0_MODE + params->port * 4, 0);
12755         }
12756         elink_sync_link(params, vars);
12757         /* Update the LED according to the link state */
12758         elink_set_led(params, vars, led_mode, ELINK_SPEED_10000);
12759
12760         /* Update link status in the shared memory */
12761         elink_update_mng(params, vars->link_status);
12762
12763         /* C. Trigger General Attention */
12764         vars->periodic_flags |= ELINK_PERIODIC_FLAGS_LINK_EVENT;
12765         if (notify)
12766                 elink_cb_notify_link_changed(sc);
12767
12768         return 1;
12769 }
12770
12771 /******************************************************************************
12772 * Description:
12773 *       This function checks for half opened connection change indication.
12774 *       When such change occurs, it calls the elink_analyze_link_error
12775 *       to check if Remote Fault is set or cleared. Reception of remote fault
12776 *       status message in the MAC indicates that the peer's MAC has detected
12777 *       a fault, for example, due to break in the TX side of fiber.
12778 *
12779 ******************************************************************************/
12780 static elink_status_t elink_check_half_open_conn(struct elink_params *params,
12781                                                  struct elink_vars *vars,
12782                                                  uint8_t notify)
12783 {
12784         struct bnx2x_softc *sc = params->sc;
12785         uint32_t lss_status = 0;
12786         uint32_t mac_base;
12787         /* In case link status is physically up @ 10G do */
12788         if (((vars->phy_flags & PHY_PHYSICAL_LINK_FLAG) == 0) ||
12789             (REG_RD(sc, NIG_REG_EGRESS_EMAC0_PORT + params->port * 4)))
12790                 return ELINK_STATUS_OK;
12791
12792         if (CHIP_IS_E3(sc) &&
12793             (REG_RD(sc, MISC_REG_RESET_REG_2) &
12794              (MISC_REGISTERS_RESET_REG_2_XMAC))) {
12795                 /* Check E3 XMAC */
12796                 /* Note that link speed cannot be queried here, since it may be
12797                  * zero while link is down. In case UMAC is active, LSS will
12798                  * simply not be set
12799                  */
12800                 mac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
12801
12802                 /* Clear stick bits (Requires rising edge) */
12803                 REG_WR(sc, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS, 0);
12804                 REG_WR(sc, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS,
12805                        XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS |
12806                        XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS);
12807                 if (REG_RD(sc, mac_base + XMAC_REG_RX_LSS_STATUS))
12808                         lss_status = 1;
12809
12810                 elink_analyze_link_error(params, vars, lss_status,
12811                                          PHY_HALF_OPEN_CONN_FLAG,
12812                                          LINK_STATUS_NONE, notify);
12813         } else if (REG_RD(sc, MISC_REG_RESET_REG_2) &
12814                    (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port)) {
12815                 /* Check E1X / E2 BMAC */
12816                 uint32_t lss_status_reg;
12817                 uint32_t wb_data[2];
12818                 mac_base = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
12819                     NIG_REG_INGRESS_BMAC0_MEM;
12820                 /*  Read BIGMAC_REGISTER_RX_LSS_STATUS */
12821                 if (CHIP_IS_E2(sc))
12822                         lss_status_reg = BIGMAC2_REGISTER_RX_LSS_STAT;
12823                 else
12824                         lss_status_reg = BIGMAC_REGISTER_RX_LSS_STATUS;
12825
12826                 REG_RD_DMAE(sc, mac_base + lss_status_reg, wb_data, 2);
12827                 lss_status = (wb_data[0] > 0);
12828
12829                 elink_analyze_link_error(params, vars, lss_status,
12830                                          PHY_HALF_OPEN_CONN_FLAG,
12831                                          LINK_STATUS_NONE, notify);
12832         }
12833         return ELINK_STATUS_OK;
12834 }
12835
12836 static void elink_sfp_tx_fault_detection(struct elink_phy *phy,
12837                                          struct elink_params *params,
12838                                          struct elink_vars *vars)
12839 {
12840         struct bnx2x_softc *sc = params->sc;
12841         uint32_t cfg_pin, value = 0;
12842         uint8_t led_change, port = params->port;
12843
12844         /* Get The SFP+ TX_Fault controlling pin ([eg]pio) */
12845         cfg_pin = (REG_RD(sc, params->shmem_base + offsetof(struct shmem_region,
12846                                                             dev_info.
12847                                                             port_hw_config
12848                                                             [port].
12849                                                             e3_cmn_pin_cfg)) &
12850                    PORT_HW_CFG_E3_TX_FAULT_MASK) >>
12851             PORT_HW_CFG_E3_TX_FAULT_SHIFT;
12852
12853         if (elink_get_cfg_pin(sc, cfg_pin, &value)) {
12854                 PMD_DRV_LOG(DEBUG, sc, "Failed to read pin 0x%02x", cfg_pin);
12855                 return;
12856         }
12857
12858         led_change = elink_analyze_link_error(params, vars, value,
12859                                               PHY_SFP_TX_FAULT_FLAG,
12860                                               LINK_STATUS_SFP_TX_FAULT, 1);
12861
12862         if (led_change) {
12863                 /* Change TX_Fault led, set link status for further syncs */
12864                 uint8_t led_mode;
12865
12866                 if (vars->phy_flags & PHY_SFP_TX_FAULT_FLAG) {
12867                         led_mode = MISC_REGISTERS_GPIO_HIGH;
12868                         vars->link_status |= LINK_STATUS_SFP_TX_FAULT;
12869                 } else {
12870                         led_mode = MISC_REGISTERS_GPIO_LOW;
12871                         vars->link_status &= ~LINK_STATUS_SFP_TX_FAULT;
12872                 }
12873
12874                 /* If module is unapproved, led should be on regardless */
12875                 if (!(phy->flags & ELINK_FLAGS_SFP_NOT_APPROVED)) {
12876                         PMD_DRV_LOG(DEBUG, sc, "Change TX_Fault LED: ->%x",
12877                                     led_mode);
12878                         elink_set_e3_module_fault_led(params, led_mode);
12879                 }
12880         }
12881 }
12882
12883 static void elink_kr2_recovery(struct elink_params *params,
12884                                struct elink_vars *vars, struct elink_phy *phy)
12885 {
12886         PMD_DRV_LOG(DEBUG, params->sc, "KR2 recovery");
12887
12888         elink_warpcore_enable_AN_KR2(phy, params, vars);
12889         elink_warpcore_restart_AN_KR(phy, params);
12890 }
12891
12892 static void elink_check_kr2_wa(struct elink_params *params,
12893                                struct elink_vars *vars, struct elink_phy *phy)
12894 {
12895         struct bnx2x_softc *sc = params->sc;
12896         uint16_t base_page, next_page, not_kr2_device, lane;
12897         int sigdet;
12898
12899         /* Once KR2 was disabled, wait 5 seconds before checking KR2 recovery
12900          * Since some switches tend to reinit the AN process and clear the
12901          * the advertised BP/NP after ~2 seconds causing the KR2 to be disabled
12902          * and recovered many times
12903          */
12904         if (vars->check_kr2_recovery_cnt > 0) {
12905                 vars->check_kr2_recovery_cnt--;
12906                 return;
12907         }
12908
12909         sigdet = elink_warpcore_get_sigdet(phy, params);
12910         if (!sigdet) {
12911                 if (!(vars->link_attr_sync & LINK_ATTR_SYNC_KR2_ENABLE)) {
12912                         elink_kr2_recovery(params, vars, phy);
12913                         PMD_DRV_LOG(DEBUG, sc, "No sigdet");
12914                 }
12915                 return;
12916         }
12917
12918         lane = elink_get_warpcore_lane(params);
12919         CL22_WR_OVER_CL45(sc, phy, MDIO_REG_BANK_AER_BLOCK,
12920                           MDIO_AER_BLOCK_AER_REG, lane);
12921         elink_cl45_read(sc, phy, MDIO_AN_DEVAD,
12922                         MDIO_AN_REG_LP_AUTO_NEG, &base_page);
12923         elink_cl45_read(sc, phy, MDIO_AN_DEVAD,
12924                         MDIO_AN_REG_LP_AUTO_NEG2, &next_page);
12925         elink_set_aer_mmd(params, phy);
12926
12927         /* CL73 has not begun yet */
12928         if (base_page == 0) {
12929                 if (!(vars->link_attr_sync & LINK_ATTR_SYNC_KR2_ENABLE)) {
12930                         elink_kr2_recovery(params, vars, phy);
12931                         PMD_DRV_LOG(DEBUG, sc, "No BP");
12932                 }
12933                 return;
12934         }
12935
12936         /* In case NP bit is not set in the BasePage, or it is set,
12937          * but only KX is advertised, declare this link partner as non-KR2
12938          * device.
12939          */
12940         not_kr2_device = (((base_page & 0x8000) == 0) ||
12941                           (((base_page & 0x8000) &&
12942                             ((next_page & 0xe0) == 0x20))));
12943
12944         /* In case KR2 is already disabled, check if we need to re-enable it */
12945         if (!(vars->link_attr_sync & LINK_ATTR_SYNC_KR2_ENABLE)) {
12946                 if (!not_kr2_device) {
12947                         PMD_DRV_LOG(DEBUG, sc, "BP=0x%x, NP=0x%x", base_page,
12948                                     next_page);
12949                         elink_kr2_recovery(params, vars, phy);
12950                 }
12951                 return;
12952         }
12953         /* KR2 is enabled, but not KR2 device */
12954         if (not_kr2_device) {
12955                 /* Disable KR2 on both lanes */
12956                 PMD_DRV_LOG(DEBUG, sc,
12957                             "BP=0x%x, NP=0x%x", base_page, next_page);
12958                 elink_disable_kr2(params, vars, phy);
12959                 /* Restart AN on leading lane */
12960                 elink_warpcore_restart_AN_KR(phy, params);
12961                 return;
12962         }
12963 }
12964
12965 void elink_period_func(struct elink_params *params, struct elink_vars *vars)
12966 {
12967         uint16_t phy_idx;
12968         struct bnx2x_softc *sc = params->sc;
12969         for (phy_idx = ELINK_INT_PHY; phy_idx < ELINK_MAX_PHYS; phy_idx++) {
12970                 if (params->phy[phy_idx].flags & ELINK_FLAGS_TX_ERROR_CHECK) {
12971                         elink_set_aer_mmd(params, &params->phy[phy_idx]);
12972                         if (elink_check_half_open_conn(params, vars, 1) !=
12973                             ELINK_STATUS_OK) {
12974                                 PMD_DRV_LOG(DEBUG, sc, "Fault detection failed");
12975                         }
12976                         break;
12977                 }
12978         }
12979
12980         if (CHIP_IS_E3(sc)) {
12981                 struct elink_phy *phy = &params->phy[ELINK_INT_PHY];
12982                 elink_set_aer_mmd(params, phy);
12983                 if ((phy->supported & ELINK_SUPPORTED_20000baseKR2_Full) &&
12984                     (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
12985                         elink_check_kr2_wa(params, vars, phy);
12986                 elink_check_over_curr(params, vars);
12987                 if (vars->rx_tx_asic_rst)
12988                         elink_warpcore_config_runtime(phy, params, vars);
12989
12990                 if ((REG_RD(sc, params->shmem_base +
12991                             offsetof(struct shmem_region,
12992                                      dev_info.port_hw_config[params->port].
12993                                      default_cfg))
12994                      & PORT_HW_CFG_NET_SERDES_IF_MASK) ==
12995                     PORT_HW_CFG_NET_SERDES_IF_SFI) {
12996                         if (elink_is_sfp_module_plugged(params)) {
12997                                 elink_sfp_tx_fault_detection(phy, params, vars);
12998                         } else if (vars->link_status & LINK_STATUS_SFP_TX_FAULT) {
12999                                 /* Clean trail, interrupt corrects the leds */
13000                                 vars->link_status &= ~LINK_STATUS_SFP_TX_FAULT;
13001                                 vars->phy_flags &= ~PHY_SFP_TX_FAULT_FLAG;
13002                                 /* Update link status in the shared memory */
13003                                 elink_update_mng(params, vars->link_status);
13004                         }
13005                 }
13006         }
13007 }
13008
13009 uint8_t elink_fan_failure_det_req(struct bnx2x_softc *sc,
13010                                   uint32_t shmem_base,
13011                                   uint32_t shmem2_base, uint8_t port)
13012 {
13013         uint8_t phy_index, fan_failure_det_req = 0;
13014         struct elink_phy phy;
13015         for (phy_index = ELINK_EXT_PHY1; phy_index < ELINK_MAX_PHYS;
13016              phy_index++) {
13017                 if (elink_populate_phy(sc, phy_index, shmem_base, shmem2_base,
13018                                        port, &phy)
13019                     != ELINK_STATUS_OK) {
13020                         PMD_DRV_LOG(DEBUG, sc, "populate phy failed");
13021                         return 0;
13022                 }
13023                 fan_failure_det_req |= (phy.flags &
13024                                         ELINK_FLAGS_FAN_FAILURE_DET_REQ);
13025         }
13026         return fan_failure_det_req;
13027 }
13028
13029 void elink_hw_reset_phy(struct elink_params *params)
13030 {
13031         uint8_t phy_index;
13032         struct bnx2x_softc *sc = params->sc;
13033         elink_update_mng(params, 0);
13034         elink_bits_dis(sc, NIG_REG_MASK_INTERRUPT_PORT0 + params->port * 4,
13035                        (ELINK_NIG_MASK_XGXS0_LINK_STATUS |
13036                         ELINK_NIG_MASK_XGXS0_LINK10G |
13037                         ELINK_NIG_MASK_SERDES0_LINK_STATUS |
13038                         ELINK_NIG_MASK_MI_INT));
13039
13040         for (phy_index = ELINK_INT_PHY; phy_index < ELINK_MAX_PHYS; phy_index++) {
13041                 if (params->phy[phy_index].hw_reset) {
13042                         params->phy[phy_index].hw_reset(&params->phy[phy_index],
13043                                                         params);
13044                         params->phy[phy_index] = phy_null;
13045                 }
13046         }
13047 }
13048
13049 void elink_init_mod_abs_int(struct bnx2x_softc *sc, struct elink_vars *vars,
13050                             __rte_unused uint32_t chip_id, uint32_t shmem_base,
13051                             uint32_t shmem2_base, uint8_t port)
13052 {
13053         uint8_t gpio_num = 0xff, gpio_port = 0xff, phy_index;
13054         uint32_t val;
13055         uint32_t offset, aeu_mask, swap_val, swap_override, sync_offset;
13056         if (CHIP_IS_E3(sc)) {
13057                 if (elink_get_mod_abs_int_cfg(sc,
13058                                               shmem_base,
13059                                               port,
13060                                               &gpio_num,
13061                                               &gpio_port) != ELINK_STATUS_OK)
13062                         return;
13063         } else {
13064                 struct elink_phy phy;
13065                 for (phy_index = ELINK_EXT_PHY1; phy_index < ELINK_MAX_PHYS;
13066                      phy_index++) {
13067                         if (elink_populate_phy(sc, phy_index, shmem_base,
13068                                                shmem2_base, port, &phy)
13069                             != ELINK_STATUS_OK) {
13070                                 PMD_DRV_LOG(DEBUG, sc, "populate phy failed");
13071                                 return;
13072                         }
13073                         if (phy.type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X8726) {
13074                                 gpio_num = MISC_REGISTERS_GPIO_3;
13075                                 gpio_port = port;
13076                                 break;
13077                         }
13078                 }
13079         }
13080
13081         if (gpio_num == 0xff)
13082                 return;
13083
13084         /* Set GPIO3 to trigger SFP+ module insertion/removal */
13085         elink_cb_gpio_write(sc, gpio_num, MISC_REGISTERS_GPIO_INPUT_HI_Z,
13086                             gpio_port);
13087
13088         swap_val = REG_RD(sc, NIG_REG_PORT_SWAP);
13089         swap_override = REG_RD(sc, NIG_REG_STRAP_OVERRIDE);
13090         gpio_port ^= (swap_val && swap_override);
13091
13092         vars->aeu_int_mask = AEU_INPUTS_ATTN_BITS_GPIO0_FUNCTION_0 <<
13093             (gpio_num + (gpio_port << 2));
13094
13095         sync_offset = shmem_base +
13096             offsetof(struct shmem_region,
13097                      dev_info.port_hw_config[port].aeu_int_mask);
13098         REG_WR(sc, sync_offset, vars->aeu_int_mask);
13099
13100         PMD_DRV_LOG(DEBUG, sc, "Setting MOD_ABS (GPIO%d_P%d) AEU to 0x%x",
13101                     gpio_num, gpio_port, vars->aeu_int_mask);
13102
13103         if (port == 0)
13104                 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
13105         else
13106                 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
13107
13108         /* Open appropriate AEU for interrupts */
13109         aeu_mask = REG_RD(sc, offset);
13110         aeu_mask |= vars->aeu_int_mask;
13111         REG_WR(sc, offset, aeu_mask);
13112
13113         /* Enable the GPIO to trigger interrupt */
13114         val = REG_RD(sc, MISC_REG_GPIO_EVENT_EN);
13115         val |= 1 << (gpio_num + (gpio_port << 2));
13116         REG_WR(sc, MISC_REG_GPIO_EVENT_EN, val);
13117 }