New upstream version 18.05
[deb_dpdk.git] / drivers / net / ena / ena_ethdev.c
1 /*-
2 * BSD LICENSE
3 *
4 * Copyright (c) 2015-2016 Amazon.com, Inc. or its affiliates.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 *
11 * * Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * * Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in
15 * the documentation and/or other materials provided with the
16 * distribution.
17 * * Neither the name of copyright holder nor the names of its
18 * contributors may be used to endorse or promote products derived
19 * from this software without specific prior written permission.
20 *
21 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
22 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
23 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
24 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
25 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 */
33
34 #include <rte_ether.h>
35 #include <rte_ethdev_driver.h>
36 #include <rte_ethdev_pci.h>
37 #include <rte_tcp.h>
38 #include <rte_atomic.h>
39 #include <rte_dev.h>
40 #include <rte_errno.h>
41 #include <rte_version.h>
42 #include <rte_eal_memconfig.h>
43 #include <rte_net.h>
44
45 #include "ena_ethdev.h"
46 #include "ena_logs.h"
47 #include "ena_platform.h"
48 #include "ena_com.h"
49 #include "ena_eth_com.h"
50
51 #include <ena_common_defs.h>
52 #include <ena_regs_defs.h>
53 #include <ena_admin_defs.h>
54 #include <ena_eth_io_defs.h>
55
56 #define DRV_MODULE_VER_MAJOR    1
57 #define DRV_MODULE_VER_MINOR    0
58 #define DRV_MODULE_VER_SUBMINOR 0
59
60 #define ENA_IO_TXQ_IDX(q)       (2 * (q))
61 #define ENA_IO_RXQ_IDX(q)       (2 * (q) + 1)
62 /*reverse version of ENA_IO_RXQ_IDX*/
63 #define ENA_IO_RXQ_IDX_REV(q)   ((q - 1) / 2)
64
65 /* While processing submitted and completed descriptors (rx and tx path
66  * respectively) in a loop it is desired to:
67  *  - perform batch submissions while populating sumbissmion queue
68  *  - avoid blocking transmission of other packets during cleanup phase
69  * Hence the utilization ratio of 1/8 of a queue size.
70  */
71 #define ENA_RING_DESCS_RATIO(ring_size) (ring_size / 8)
72
73 #define __MERGE_64B_H_L(h, l) (((uint64_t)h << 32) | l)
74 #define TEST_BIT(val, bit_shift) (val & (1UL << bit_shift))
75
76 #define GET_L4_HDR_LEN(mbuf)                                    \
77         ((rte_pktmbuf_mtod_offset(mbuf, struct tcp_hdr *,       \
78                 mbuf->l3_len + mbuf->l2_len)->data_off) >> 4)
79
80 #define ENA_RX_RSS_TABLE_LOG_SIZE  7
81 #define ENA_RX_RSS_TABLE_SIZE   (1 << ENA_RX_RSS_TABLE_LOG_SIZE)
82 #define ENA_HASH_KEY_SIZE       40
83 #define ENA_ETH_SS_STATS        0xFF
84 #define ETH_GSTRING_LEN 32
85
86 #define ARRAY_SIZE(x) (sizeof(x) / sizeof((x)[0]))
87
88 enum ethtool_stringset {
89         ETH_SS_TEST             = 0,
90         ETH_SS_STATS,
91 };
92
93 struct ena_stats {
94         char name[ETH_GSTRING_LEN];
95         int stat_offset;
96 };
97
98 #define ENA_STAT_ENA_COM_ENTRY(stat) { \
99         .name = #stat, \
100         .stat_offset = offsetof(struct ena_com_stats_admin, stat) \
101 }
102
103 #define ENA_STAT_ENTRY(stat, stat_type) { \
104         .name = #stat, \
105         .stat_offset = offsetof(struct ena_stats_##stat_type, stat) \
106 }
107
108 #define ENA_STAT_RX_ENTRY(stat) \
109         ENA_STAT_ENTRY(stat, rx)
110
111 #define ENA_STAT_TX_ENTRY(stat) \
112         ENA_STAT_ENTRY(stat, tx)
113
114 #define ENA_STAT_GLOBAL_ENTRY(stat) \
115         ENA_STAT_ENTRY(stat, dev)
116
117 static const struct ena_stats ena_stats_global_strings[] = {
118         ENA_STAT_GLOBAL_ENTRY(tx_timeout),
119         ENA_STAT_GLOBAL_ENTRY(io_suspend),
120         ENA_STAT_GLOBAL_ENTRY(io_resume),
121         ENA_STAT_GLOBAL_ENTRY(wd_expired),
122         ENA_STAT_GLOBAL_ENTRY(interface_up),
123         ENA_STAT_GLOBAL_ENTRY(interface_down),
124         ENA_STAT_GLOBAL_ENTRY(admin_q_pause),
125 };
126
127 static const struct ena_stats ena_stats_tx_strings[] = {
128         ENA_STAT_TX_ENTRY(cnt),
129         ENA_STAT_TX_ENTRY(bytes),
130         ENA_STAT_TX_ENTRY(queue_stop),
131         ENA_STAT_TX_ENTRY(queue_wakeup),
132         ENA_STAT_TX_ENTRY(dma_mapping_err),
133         ENA_STAT_TX_ENTRY(linearize),
134         ENA_STAT_TX_ENTRY(linearize_failed),
135         ENA_STAT_TX_ENTRY(tx_poll),
136         ENA_STAT_TX_ENTRY(doorbells),
137         ENA_STAT_TX_ENTRY(prepare_ctx_err),
138         ENA_STAT_TX_ENTRY(missing_tx_comp),
139         ENA_STAT_TX_ENTRY(bad_req_id),
140 };
141
142 static const struct ena_stats ena_stats_rx_strings[] = {
143         ENA_STAT_RX_ENTRY(cnt),
144         ENA_STAT_RX_ENTRY(bytes),
145         ENA_STAT_RX_ENTRY(refil_partial),
146         ENA_STAT_RX_ENTRY(bad_csum),
147         ENA_STAT_RX_ENTRY(page_alloc_fail),
148         ENA_STAT_RX_ENTRY(skb_alloc_fail),
149         ENA_STAT_RX_ENTRY(dma_mapping_err),
150         ENA_STAT_RX_ENTRY(bad_desc_num),
151         ENA_STAT_RX_ENTRY(small_copy_len_pkt),
152 };
153
154 static const struct ena_stats ena_stats_ena_com_strings[] = {
155         ENA_STAT_ENA_COM_ENTRY(aborted_cmd),
156         ENA_STAT_ENA_COM_ENTRY(submitted_cmd),
157         ENA_STAT_ENA_COM_ENTRY(completed_cmd),
158         ENA_STAT_ENA_COM_ENTRY(out_of_space),
159         ENA_STAT_ENA_COM_ENTRY(no_completion),
160 };
161
162 #define ENA_STATS_ARRAY_GLOBAL  ARRAY_SIZE(ena_stats_global_strings)
163 #define ENA_STATS_ARRAY_TX      ARRAY_SIZE(ena_stats_tx_strings)
164 #define ENA_STATS_ARRAY_RX      ARRAY_SIZE(ena_stats_rx_strings)
165 #define ENA_STATS_ARRAY_ENA_COM ARRAY_SIZE(ena_stats_ena_com_strings)
166
167 #define QUEUE_OFFLOADS (DEV_TX_OFFLOAD_TCP_CKSUM |\
168                         DEV_TX_OFFLOAD_UDP_CKSUM |\
169                         DEV_TX_OFFLOAD_IPV4_CKSUM |\
170                         DEV_TX_OFFLOAD_TCP_TSO)
171 #define MBUF_OFFLOADS (PKT_TX_L4_MASK |\
172                        PKT_TX_IP_CKSUM |\
173                        PKT_TX_TCP_SEG)
174
175 /** Vendor ID used by Amazon devices */
176 #define PCI_VENDOR_ID_AMAZON 0x1D0F
177 /** Amazon devices */
178 #define PCI_DEVICE_ID_ENA_VF    0xEC20
179 #define PCI_DEVICE_ID_ENA_LLQ_VF        0xEC21
180
181 #define ENA_TX_OFFLOAD_MASK     (\
182         PKT_TX_L4_MASK |         \
183         PKT_TX_IP_CKSUM |        \
184         PKT_TX_TCP_SEG)
185
186 #define ENA_TX_OFFLOAD_NOTSUP_MASK      \
187         (PKT_TX_OFFLOAD_MASK ^ ENA_TX_OFFLOAD_MASK)
188
189 int ena_logtype_init;
190 int ena_logtype_driver;
191
192 static const struct rte_pci_id pci_id_ena_map[] = {
193         { RTE_PCI_DEVICE(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_VF) },
194         { RTE_PCI_DEVICE(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_LLQ_VF) },
195         { .device_id = 0 },
196 };
197
198 static int ena_device_init(struct ena_com_dev *ena_dev,
199                            struct ena_com_dev_get_features_ctx *get_feat_ctx);
200 static int ena_dev_configure(struct rte_eth_dev *dev);
201 static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
202                                   uint16_t nb_pkts);
203 static uint16_t eth_ena_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
204                 uint16_t nb_pkts);
205 static int ena_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
206                               uint16_t nb_desc, unsigned int socket_id,
207                               const struct rte_eth_txconf *tx_conf);
208 static int ena_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
209                               uint16_t nb_desc, unsigned int socket_id,
210                               const struct rte_eth_rxconf *rx_conf,
211                               struct rte_mempool *mp);
212 static uint16_t eth_ena_recv_pkts(void *rx_queue,
213                                   struct rte_mbuf **rx_pkts, uint16_t nb_pkts);
214 static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count);
215 static void ena_init_rings(struct ena_adapter *adapter);
216 static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu);
217 static int ena_start(struct rte_eth_dev *dev);
218 static void ena_close(struct rte_eth_dev *dev);
219 static int ena_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats);
220 static void ena_rx_queue_release_all(struct rte_eth_dev *dev);
221 static void ena_tx_queue_release_all(struct rte_eth_dev *dev);
222 static void ena_rx_queue_release(void *queue);
223 static void ena_tx_queue_release(void *queue);
224 static void ena_rx_queue_release_bufs(struct ena_ring *ring);
225 static void ena_tx_queue_release_bufs(struct ena_ring *ring);
226 static int ena_link_update(struct rte_eth_dev *dev,
227                            int wait_to_complete);
228 static int ena_queue_restart(struct ena_ring *ring);
229 static int ena_queue_restart_all(struct rte_eth_dev *dev,
230                                  enum ena_ring_type ring_type);
231 static void ena_stats_restart(struct rte_eth_dev *dev);
232 static void ena_infos_get(struct rte_eth_dev *dev,
233                           struct rte_eth_dev_info *dev_info);
234 static int ena_rss_reta_update(struct rte_eth_dev *dev,
235                                struct rte_eth_rss_reta_entry64 *reta_conf,
236                                uint16_t reta_size);
237 static int ena_rss_reta_query(struct rte_eth_dev *dev,
238                               struct rte_eth_rss_reta_entry64 *reta_conf,
239                               uint16_t reta_size);
240 static int ena_get_sset_count(struct rte_eth_dev *dev, int sset);
241
242 static const struct eth_dev_ops ena_dev_ops = {
243         .dev_configure        = ena_dev_configure,
244         .dev_infos_get        = ena_infos_get,
245         .rx_queue_setup       = ena_rx_queue_setup,
246         .tx_queue_setup       = ena_tx_queue_setup,
247         .dev_start            = ena_start,
248         .link_update          = ena_link_update,
249         .stats_get            = ena_stats_get,
250         .mtu_set              = ena_mtu_set,
251         .rx_queue_release     = ena_rx_queue_release,
252         .tx_queue_release     = ena_tx_queue_release,
253         .dev_close            = ena_close,
254         .reta_update          = ena_rss_reta_update,
255         .reta_query           = ena_rss_reta_query,
256 };
257
258 #define NUMA_NO_NODE    SOCKET_ID_ANY
259
260 static inline int ena_cpu_to_node(int cpu)
261 {
262         struct rte_config *config = rte_eal_get_configuration();
263         struct rte_fbarray *arr = &config->mem_config->memzones;
264         const struct rte_memzone *mz;
265
266         if (unlikely(cpu >= RTE_MAX_MEMZONE))
267                 return NUMA_NO_NODE;
268
269         mz = rte_fbarray_get(arr, cpu);
270
271         return mz->socket_id;
272 }
273
274 static inline void ena_rx_mbuf_prepare(struct rte_mbuf *mbuf,
275                                        struct ena_com_rx_ctx *ena_rx_ctx)
276 {
277         uint64_t ol_flags = 0;
278         uint32_t packet_type = 0;
279
280         if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_TCP)
281                 packet_type |= RTE_PTYPE_L4_TCP;
282         else if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_UDP)
283                 packet_type |= RTE_PTYPE_L4_UDP;
284
285         if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV4)
286                 packet_type |= RTE_PTYPE_L3_IPV4;
287         else if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV6)
288                 packet_type |= RTE_PTYPE_L3_IPV6;
289
290         if (unlikely(ena_rx_ctx->l4_csum_err))
291                 ol_flags |= PKT_RX_L4_CKSUM_BAD;
292         if (unlikely(ena_rx_ctx->l3_csum_err))
293                 ol_flags |= PKT_RX_IP_CKSUM_BAD;
294
295         mbuf->ol_flags = ol_flags;
296         mbuf->packet_type = packet_type;
297 }
298
299 static inline void ena_tx_mbuf_prepare(struct rte_mbuf *mbuf,
300                                        struct ena_com_tx_ctx *ena_tx_ctx,
301                                        uint64_t queue_offloads)
302 {
303         struct ena_com_tx_meta *ena_meta = &ena_tx_ctx->ena_meta;
304
305         if ((mbuf->ol_flags & MBUF_OFFLOADS) &&
306             (queue_offloads & QUEUE_OFFLOADS)) {
307                 /* check if TSO is required */
308                 if ((mbuf->ol_flags & PKT_TX_TCP_SEG) &&
309                     (queue_offloads & DEV_TX_OFFLOAD_TCP_TSO)) {
310                         ena_tx_ctx->tso_enable = true;
311
312                         ena_meta->l4_hdr_len = GET_L4_HDR_LEN(mbuf);
313                 }
314
315                 /* check if L3 checksum is needed */
316                 if ((mbuf->ol_flags & PKT_TX_IP_CKSUM) &&
317                     (queue_offloads & DEV_TX_OFFLOAD_IPV4_CKSUM))
318                         ena_tx_ctx->l3_csum_enable = true;
319
320                 if (mbuf->ol_flags & PKT_TX_IPV6) {
321                         ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV6;
322                 } else {
323                         ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV4;
324
325                         /* set don't fragment (DF) flag */
326                         if (mbuf->packet_type &
327                                 (RTE_PTYPE_L4_NONFRAG
328                                  | RTE_PTYPE_INNER_L4_NONFRAG))
329                                 ena_tx_ctx->df = true;
330                 }
331
332                 /* check if L4 checksum is needed */
333                 if ((mbuf->ol_flags & PKT_TX_TCP_CKSUM) &&
334                     (queue_offloads & DEV_TX_OFFLOAD_TCP_CKSUM)) {
335                         ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_TCP;
336                         ena_tx_ctx->l4_csum_enable = true;
337                 } else if ((mbuf->ol_flags & PKT_TX_UDP_CKSUM) &&
338                            (queue_offloads & DEV_TX_OFFLOAD_UDP_CKSUM)) {
339                         ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UDP;
340                         ena_tx_ctx->l4_csum_enable = true;
341                 } else {
342                         ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UNKNOWN;
343                         ena_tx_ctx->l4_csum_enable = false;
344                 }
345
346                 ena_meta->mss = mbuf->tso_segsz;
347                 ena_meta->l3_hdr_len = mbuf->l3_len;
348                 ena_meta->l3_hdr_offset = mbuf->l2_len;
349                 /* this param needed only for TSO */
350                 ena_meta->l3_outer_hdr_len = 0;
351                 ena_meta->l3_outer_hdr_offset = 0;
352
353                 ena_tx_ctx->meta_valid = true;
354         } else {
355                 ena_tx_ctx->meta_valid = false;
356         }
357 }
358
359 static void ena_config_host_info(struct ena_com_dev *ena_dev)
360 {
361         struct ena_admin_host_info *host_info;
362         int rc;
363
364         /* Allocate only the host info */
365         rc = ena_com_allocate_host_info(ena_dev);
366         if (rc) {
367                 RTE_LOG(ERR, PMD, "Cannot allocate host info\n");
368                 return;
369         }
370
371         host_info = ena_dev->host_attr.host_info;
372
373         host_info->os_type = ENA_ADMIN_OS_DPDK;
374         host_info->kernel_ver = RTE_VERSION;
375         snprintf((char *)host_info->kernel_ver_str,
376                  sizeof(host_info->kernel_ver_str),
377                  "%s", rte_version());
378         host_info->os_dist = RTE_VERSION;
379         snprintf((char *)host_info->os_dist_str,
380                  sizeof(host_info->os_dist_str),
381                  "%s", rte_version());
382         host_info->driver_version =
383                 (DRV_MODULE_VER_MAJOR) |
384                 (DRV_MODULE_VER_MINOR << ENA_ADMIN_HOST_INFO_MINOR_SHIFT) |
385                 (DRV_MODULE_VER_SUBMINOR <<
386                         ENA_ADMIN_HOST_INFO_SUB_MINOR_SHIFT);
387
388         rc = ena_com_set_host_attributes(ena_dev);
389         if (rc) {
390                 RTE_LOG(ERR, PMD, "Cannot set host attributes\n");
391                 if (rc != -EPERM)
392                         goto err;
393         }
394
395         return;
396
397 err:
398         ena_com_delete_host_info(ena_dev);
399 }
400
401 static int
402 ena_get_sset_count(struct rte_eth_dev *dev, int sset)
403 {
404         if (sset != ETH_SS_STATS)
405                 return -EOPNOTSUPP;
406
407          /* Workaround for clang:
408          * touch internal structures to prevent
409          * compiler error
410          */
411         ENA_TOUCH(ena_stats_global_strings);
412         ENA_TOUCH(ena_stats_tx_strings);
413         ENA_TOUCH(ena_stats_rx_strings);
414         ENA_TOUCH(ena_stats_ena_com_strings);
415
416         return  dev->data->nb_tx_queues *
417                 (ENA_STATS_ARRAY_TX + ENA_STATS_ARRAY_RX) +
418                 ENA_STATS_ARRAY_GLOBAL + ENA_STATS_ARRAY_ENA_COM;
419 }
420
421 static void ena_config_debug_area(struct ena_adapter *adapter)
422 {
423         u32 debug_area_size;
424         int rc, ss_count;
425
426         ss_count = ena_get_sset_count(adapter->rte_dev, ETH_SS_STATS);
427         if (ss_count <= 0) {
428                 RTE_LOG(ERR, PMD, "SS count is negative\n");
429                 return;
430         }
431
432         /* allocate 32 bytes for each string and 64bit for the value */
433         debug_area_size = ss_count * ETH_GSTRING_LEN + sizeof(u64) * ss_count;
434
435         rc = ena_com_allocate_debug_area(&adapter->ena_dev, debug_area_size);
436         if (rc) {
437                 RTE_LOG(ERR, PMD, "Cannot allocate debug area\n");
438                 return;
439         }
440
441         rc = ena_com_set_host_attributes(&adapter->ena_dev);
442         if (rc) {
443                 RTE_LOG(WARNING, PMD, "Cannot set host attributes\n");
444                 if (rc != -EPERM)
445                         goto err;
446         }
447
448         return;
449 err:
450         ena_com_delete_debug_area(&adapter->ena_dev);
451 }
452
453 static void ena_close(struct rte_eth_dev *dev)
454 {
455         struct ena_adapter *adapter =
456                 (struct ena_adapter *)(dev->data->dev_private);
457
458         adapter->state = ENA_ADAPTER_STATE_STOPPED;
459
460         ena_rx_queue_release_all(dev);
461         ena_tx_queue_release_all(dev);
462 }
463
464 static int ena_rss_reta_update(struct rte_eth_dev *dev,
465                                struct rte_eth_rss_reta_entry64 *reta_conf,
466                                uint16_t reta_size)
467 {
468         struct ena_adapter *adapter =
469                 (struct ena_adapter *)(dev->data->dev_private);
470         struct ena_com_dev *ena_dev = &adapter->ena_dev;
471         int ret, i;
472         u16 entry_value;
473         int conf_idx;
474         int idx;
475
476         if ((reta_size == 0) || (reta_conf == NULL))
477                 return -EINVAL;
478
479         if (reta_size > ENA_RX_RSS_TABLE_SIZE) {
480                 RTE_LOG(WARNING, PMD,
481                         "indirection table %d is bigger than supported (%d)\n",
482                         reta_size, ENA_RX_RSS_TABLE_SIZE);
483                 ret = -EINVAL;
484                 goto err;
485         }
486
487         for (i = 0 ; i < reta_size ; i++) {
488                 /* each reta_conf is for 64 entries.
489                  * to support 128 we use 2 conf of 64
490                  */
491                 conf_idx = i / RTE_RETA_GROUP_SIZE;
492                 idx = i % RTE_RETA_GROUP_SIZE;
493                 if (TEST_BIT(reta_conf[conf_idx].mask, idx)) {
494                         entry_value =
495                                 ENA_IO_RXQ_IDX(reta_conf[conf_idx].reta[idx]);
496                         ret = ena_com_indirect_table_fill_entry(ena_dev,
497                                                                 i,
498                                                                 entry_value);
499                         if (unlikely(ret && (ret != ENA_COM_PERMISSION))) {
500                                 RTE_LOG(ERR, PMD,
501                                         "Cannot fill indirect table\n");
502                                 ret = -ENOTSUP;
503                                 goto err;
504                         }
505                 }
506         }
507
508         ret = ena_com_indirect_table_set(ena_dev);
509         if (unlikely(ret && (ret != ENA_COM_PERMISSION))) {
510                 RTE_LOG(ERR, PMD, "Cannot flush the indirect table\n");
511                 ret = -ENOTSUP;
512                 goto err;
513         }
514
515         RTE_LOG(DEBUG, PMD, "%s(): RSS configured %d entries  for port %d\n",
516                 __func__, reta_size, adapter->rte_dev->data->port_id);
517 err:
518         return ret;
519 }
520
521 /* Query redirection table. */
522 static int ena_rss_reta_query(struct rte_eth_dev *dev,
523                               struct rte_eth_rss_reta_entry64 *reta_conf,
524                               uint16_t reta_size)
525 {
526         struct ena_adapter *adapter =
527                 (struct ena_adapter *)(dev->data->dev_private);
528         struct ena_com_dev *ena_dev = &adapter->ena_dev;
529         int ret;
530         int i;
531         u32 indirect_table[ENA_RX_RSS_TABLE_SIZE] = {0};
532         int reta_conf_idx;
533         int reta_idx;
534
535         if (reta_size == 0 || reta_conf == NULL ||
536             (reta_size > RTE_RETA_GROUP_SIZE && ((reta_conf + 1) == NULL)))
537                 return -EINVAL;
538
539         ret = ena_com_indirect_table_get(ena_dev, indirect_table);
540         if (unlikely(ret && (ret != ENA_COM_PERMISSION))) {
541                 RTE_LOG(ERR, PMD, "cannot get indirect table\n");
542                 ret = -ENOTSUP;
543                 goto err;
544         }
545
546         for (i = 0 ; i < reta_size ; i++) {
547                 reta_conf_idx = i / RTE_RETA_GROUP_SIZE;
548                 reta_idx = i % RTE_RETA_GROUP_SIZE;
549                 if (TEST_BIT(reta_conf[reta_conf_idx].mask, reta_idx))
550                         reta_conf[reta_conf_idx].reta[reta_idx] =
551                                 ENA_IO_RXQ_IDX_REV(indirect_table[i]);
552         }
553 err:
554         return ret;
555 }
556
557 static int ena_rss_init_default(struct ena_adapter *adapter)
558 {
559         struct ena_com_dev *ena_dev = &adapter->ena_dev;
560         uint16_t nb_rx_queues = adapter->rte_dev->data->nb_rx_queues;
561         int rc, i;
562         u32 val;
563
564         rc = ena_com_rss_init(ena_dev, ENA_RX_RSS_TABLE_LOG_SIZE);
565         if (unlikely(rc)) {
566                 RTE_LOG(ERR, PMD, "Cannot init indirect table\n");
567                 goto err_rss_init;
568         }
569
570         for (i = 0; i < ENA_RX_RSS_TABLE_SIZE; i++) {
571                 val = i % nb_rx_queues;
572                 rc = ena_com_indirect_table_fill_entry(ena_dev, i,
573                                                        ENA_IO_RXQ_IDX(val));
574                 if (unlikely(rc && (rc != ENA_COM_PERMISSION))) {
575                         RTE_LOG(ERR, PMD, "Cannot fill indirect table\n");
576                         goto err_fill_indir;
577                 }
578         }
579
580         rc = ena_com_fill_hash_function(ena_dev, ENA_ADMIN_CRC32, NULL,
581                                         ENA_HASH_KEY_SIZE, 0xFFFFFFFF);
582         if (unlikely(rc && (rc != ENA_COM_PERMISSION))) {
583                 RTE_LOG(INFO, PMD, "Cannot fill hash function\n");
584                 goto err_fill_indir;
585         }
586
587         rc = ena_com_set_default_hash_ctrl(ena_dev);
588         if (unlikely(rc && (rc != ENA_COM_PERMISSION))) {
589                 RTE_LOG(INFO, PMD, "Cannot fill hash control\n");
590                 goto err_fill_indir;
591         }
592
593         rc = ena_com_indirect_table_set(ena_dev);
594         if (unlikely(rc && (rc != ENA_COM_PERMISSION))) {
595                 RTE_LOG(ERR, PMD, "Cannot flush the indirect table\n");
596                 goto err_fill_indir;
597         }
598         RTE_LOG(DEBUG, PMD, "RSS configured for port %d\n",
599                 adapter->rte_dev->data->port_id);
600
601         return 0;
602
603 err_fill_indir:
604         ena_com_rss_destroy(ena_dev);
605 err_rss_init:
606
607         return rc;
608 }
609
610 static void ena_rx_queue_release_all(struct rte_eth_dev *dev)
611 {
612         struct ena_ring **queues = (struct ena_ring **)dev->data->rx_queues;
613         int nb_queues = dev->data->nb_rx_queues;
614         int i;
615
616         for (i = 0; i < nb_queues; i++)
617                 ena_rx_queue_release(queues[i]);
618 }
619
620 static void ena_tx_queue_release_all(struct rte_eth_dev *dev)
621 {
622         struct ena_ring **queues = (struct ena_ring **)dev->data->tx_queues;
623         int nb_queues = dev->data->nb_tx_queues;
624         int i;
625
626         for (i = 0; i < nb_queues; i++)
627                 ena_tx_queue_release(queues[i]);
628 }
629
630 static void ena_rx_queue_release(void *queue)
631 {
632         struct ena_ring *ring = (struct ena_ring *)queue;
633         struct ena_adapter *adapter = ring->adapter;
634         int ena_qid;
635
636         ena_assert_msg(ring->configured,
637                        "API violation - releasing not configured queue");
638         ena_assert_msg(ring->adapter->state != ENA_ADAPTER_STATE_RUNNING,
639                        "API violation");
640
641         /* Destroy HW queue */
642         ena_qid = ENA_IO_RXQ_IDX(ring->id);
643         ena_com_destroy_io_queue(&adapter->ena_dev, ena_qid);
644
645         /* Free all bufs */
646         ena_rx_queue_release_bufs(ring);
647
648         /* Free ring resources */
649         if (ring->rx_buffer_info)
650                 rte_free(ring->rx_buffer_info);
651         ring->rx_buffer_info = NULL;
652
653         ring->configured = 0;
654
655         RTE_LOG(NOTICE, PMD, "RX Queue %d:%d released\n",
656                 ring->port_id, ring->id);
657 }
658
659 static void ena_tx_queue_release(void *queue)
660 {
661         struct ena_ring *ring = (struct ena_ring *)queue;
662         struct ena_adapter *adapter = ring->adapter;
663         int ena_qid;
664
665         ena_assert_msg(ring->configured,
666                        "API violation. Releasing not configured queue");
667         ena_assert_msg(ring->adapter->state != ENA_ADAPTER_STATE_RUNNING,
668                        "API violation");
669
670         /* Destroy HW queue */
671         ena_qid = ENA_IO_TXQ_IDX(ring->id);
672         ena_com_destroy_io_queue(&adapter->ena_dev, ena_qid);
673
674         /* Free all bufs */
675         ena_tx_queue_release_bufs(ring);
676
677         /* Free ring resources */
678         if (ring->tx_buffer_info)
679                 rte_free(ring->tx_buffer_info);
680
681         if (ring->empty_tx_reqs)
682                 rte_free(ring->empty_tx_reqs);
683
684         ring->empty_tx_reqs = NULL;
685         ring->tx_buffer_info = NULL;
686
687         ring->configured = 0;
688
689         RTE_LOG(NOTICE, PMD, "TX Queue %d:%d released\n",
690                 ring->port_id, ring->id);
691 }
692
693 static void ena_rx_queue_release_bufs(struct ena_ring *ring)
694 {
695         unsigned int ring_mask = ring->ring_size - 1;
696
697         while (ring->next_to_clean != ring->next_to_use) {
698                 struct rte_mbuf *m =
699                         ring->rx_buffer_info[ring->next_to_clean & ring_mask];
700
701                 if (m)
702                         rte_mbuf_raw_free(m);
703
704                 ring->next_to_clean++;
705         }
706 }
707
708 static void ena_tx_queue_release_bufs(struct ena_ring *ring)
709 {
710         unsigned int i;
711
712         for (i = 0; i < ring->ring_size; ++i) {
713                 struct ena_tx_buffer *tx_buf = &ring->tx_buffer_info[i];
714
715                 if (tx_buf->mbuf)
716                         rte_pktmbuf_free(tx_buf->mbuf);
717
718                 ring->next_to_clean++;
719         }
720 }
721
722 static int ena_link_update(struct rte_eth_dev *dev,
723                            __rte_unused int wait_to_complete)
724 {
725         struct rte_eth_link *link = &dev->data->dev_link;
726
727         link->link_status = ETH_LINK_UP;
728         link->link_speed = ETH_SPEED_NUM_10G;
729         link->link_duplex = ETH_LINK_FULL_DUPLEX;
730
731         return 0;
732 }
733
734 static int ena_queue_restart_all(struct rte_eth_dev *dev,
735                                  enum ena_ring_type ring_type)
736 {
737         struct ena_adapter *adapter =
738                 (struct ena_adapter *)(dev->data->dev_private);
739         struct ena_ring *queues = NULL;
740         int i = 0;
741         int rc = 0;
742
743         queues = (ring_type == ENA_RING_TYPE_RX) ?
744                 adapter->rx_ring : adapter->tx_ring;
745
746         for (i = 0; i < adapter->num_queues; i++) {
747                 if (queues[i].configured) {
748                         if (ring_type == ENA_RING_TYPE_RX) {
749                                 ena_assert_msg(
750                                         dev->data->rx_queues[i] == &queues[i],
751                                         "Inconsistent state of rx queues\n");
752                         } else {
753                                 ena_assert_msg(
754                                         dev->data->tx_queues[i] == &queues[i],
755                                         "Inconsistent state of tx queues\n");
756                         }
757
758                         rc = ena_queue_restart(&queues[i]);
759
760                         if (rc) {
761                                 PMD_INIT_LOG(ERR,
762                                              "failed to restart queue %d type(%d)",
763                                              i, ring_type);
764                                 return -1;
765                         }
766                 }
767         }
768
769         return 0;
770 }
771
772 static uint32_t ena_get_mtu_conf(struct ena_adapter *adapter)
773 {
774         uint32_t max_frame_len = adapter->max_mtu;
775
776         if (adapter->rte_eth_dev_data->dev_conf.rxmode.offloads &
777             DEV_RX_OFFLOAD_JUMBO_FRAME)
778                 max_frame_len =
779                         adapter->rte_eth_dev_data->dev_conf.rxmode.max_rx_pkt_len;
780
781         return max_frame_len;
782 }
783
784 static int ena_check_valid_conf(struct ena_adapter *adapter)
785 {
786         uint32_t max_frame_len = ena_get_mtu_conf(adapter);
787
788         if (max_frame_len > adapter->max_mtu) {
789                 PMD_INIT_LOG(ERR, "Unsupported MTU of %d", max_frame_len);
790                 return -1;
791         }
792
793         return 0;
794 }
795
796 static int
797 ena_calc_queue_size(struct ena_com_dev *ena_dev,
798                     struct ena_com_dev_get_features_ctx *get_feat_ctx)
799 {
800         uint32_t queue_size = ENA_DEFAULT_RING_SIZE;
801
802         queue_size = RTE_MIN(queue_size,
803                              get_feat_ctx->max_queues.max_cq_depth);
804         queue_size = RTE_MIN(queue_size,
805                              get_feat_ctx->max_queues.max_sq_depth);
806
807         if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV)
808                 queue_size = RTE_MIN(queue_size,
809                                      get_feat_ctx->max_queues.max_llq_depth);
810
811         /* Round down to power of 2 */
812         if (!rte_is_power_of_2(queue_size))
813                 queue_size = rte_align32pow2(queue_size >> 1);
814
815         if (queue_size == 0) {
816                 PMD_INIT_LOG(ERR, "Invalid queue size");
817                 return -EFAULT;
818         }
819
820         return queue_size;
821 }
822
823 static void ena_stats_restart(struct rte_eth_dev *dev)
824 {
825         struct ena_adapter *adapter =
826                 (struct ena_adapter *)(dev->data->dev_private);
827
828         rte_atomic64_init(&adapter->drv_stats->ierrors);
829         rte_atomic64_init(&adapter->drv_stats->oerrors);
830         rte_atomic64_init(&adapter->drv_stats->rx_nombuf);
831 }
832
833 static int ena_stats_get(struct rte_eth_dev *dev,
834                           struct rte_eth_stats *stats)
835 {
836         struct ena_admin_basic_stats ena_stats;
837         struct ena_adapter *adapter =
838                 (struct ena_adapter *)(dev->data->dev_private);
839         struct ena_com_dev *ena_dev = &adapter->ena_dev;
840         int rc;
841
842         if (rte_eal_process_type() != RTE_PROC_PRIMARY)
843                 return -ENOTSUP;
844
845         memset(&ena_stats, 0, sizeof(ena_stats));
846         rc = ena_com_get_dev_basic_stats(ena_dev, &ena_stats);
847         if (unlikely(rc)) {
848                 RTE_LOG(ERR, PMD, "Could not retrieve statistics from ENA");
849                 return rc;
850         }
851
852         /* Set of basic statistics from ENA */
853         stats->ipackets = __MERGE_64B_H_L(ena_stats.rx_pkts_high,
854                                           ena_stats.rx_pkts_low);
855         stats->opackets = __MERGE_64B_H_L(ena_stats.tx_pkts_high,
856                                           ena_stats.tx_pkts_low);
857         stats->ibytes = __MERGE_64B_H_L(ena_stats.rx_bytes_high,
858                                         ena_stats.rx_bytes_low);
859         stats->obytes = __MERGE_64B_H_L(ena_stats.tx_bytes_high,
860                                         ena_stats.tx_bytes_low);
861         stats->imissed = __MERGE_64B_H_L(ena_stats.rx_drops_high,
862                                          ena_stats.rx_drops_low);
863
864         /* Driver related stats */
865         stats->ierrors = rte_atomic64_read(&adapter->drv_stats->ierrors);
866         stats->oerrors = rte_atomic64_read(&adapter->drv_stats->oerrors);
867         stats->rx_nombuf = rte_atomic64_read(&adapter->drv_stats->rx_nombuf);
868         return 0;
869 }
870
871 static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
872 {
873         struct ena_adapter *adapter;
874         struct ena_com_dev *ena_dev;
875         int rc = 0;
876
877         ena_assert_msg(dev->data != NULL, "Uninitialized device");
878         ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device");
879         adapter = (struct ena_adapter *)(dev->data->dev_private);
880
881         ena_dev = &adapter->ena_dev;
882         ena_assert_msg(ena_dev != NULL, "Uninitialized device");
883
884         if (mtu > ena_get_mtu_conf(adapter)) {
885                 RTE_LOG(ERR, PMD,
886                         "Given MTU (%d) exceeds maximum MTU supported (%d)\n",
887                         mtu, ena_get_mtu_conf(adapter));
888                 rc = -EINVAL;
889                 goto err;
890         }
891
892         rc = ena_com_set_dev_mtu(ena_dev, mtu);
893         if (rc)
894                 RTE_LOG(ERR, PMD, "Could not set MTU: %d\n", mtu);
895         else
896                 RTE_LOG(NOTICE, PMD, "Set MTU: %d\n", mtu);
897
898 err:
899         return rc;
900 }
901
902 static int ena_start(struct rte_eth_dev *dev)
903 {
904         struct ena_adapter *adapter =
905                 (struct ena_adapter *)(dev->data->dev_private);
906         int rc = 0;
907
908         if (!(adapter->state == ENA_ADAPTER_STATE_CONFIG ||
909               adapter->state == ENA_ADAPTER_STATE_STOPPED)) {
910                 PMD_INIT_LOG(ERR, "API violation");
911                 return -1;
912         }
913
914         rc = ena_check_valid_conf(adapter);
915         if (rc)
916                 return rc;
917
918         rc = ena_queue_restart_all(dev, ENA_RING_TYPE_RX);
919         if (rc)
920                 return rc;
921
922         rc = ena_queue_restart_all(dev, ENA_RING_TYPE_TX);
923         if (rc)
924                 return rc;
925
926         if (adapter->rte_dev->data->dev_conf.rxmode.mq_mode &
927             ETH_MQ_RX_RSS_FLAG) {
928                 rc = ena_rss_init_default(adapter);
929                 if (rc)
930                         return rc;
931         }
932
933         ena_stats_restart(dev);
934
935         adapter->state = ENA_ADAPTER_STATE_RUNNING;
936
937         return 0;
938 }
939
940 static int ena_queue_restart(struct ena_ring *ring)
941 {
942         int rc, bufs_num;
943
944         ena_assert_msg(ring->configured == 1,
945                        "Trying to restart unconfigured queue\n");
946
947         ring->next_to_clean = 0;
948         ring->next_to_use = 0;
949
950         if (ring->type == ENA_RING_TYPE_TX)
951                 return 0;
952
953         bufs_num = ring->ring_size - 1;
954         rc = ena_populate_rx_queue(ring, bufs_num);
955         if (rc != bufs_num) {
956                 PMD_INIT_LOG(ERR, "Failed to populate rx ring !");
957                 return (-1);
958         }
959
960         return 0;
961 }
962
963 static int ena_tx_queue_setup(struct rte_eth_dev *dev,
964                               uint16_t queue_idx,
965                               uint16_t nb_desc,
966                               __rte_unused unsigned int socket_id,
967                               const struct rte_eth_txconf *tx_conf)
968 {
969         struct ena_com_create_io_ctx ctx =
970                 /* policy set to _HOST just to satisfy icc compiler */
971                 { ENA_ADMIN_PLACEMENT_POLICY_HOST,
972                   ENA_COM_IO_QUEUE_DIRECTION_TX, 0, 0, 0, 0 };
973         struct ena_ring *txq = NULL;
974         struct ena_adapter *adapter =
975                 (struct ena_adapter *)(dev->data->dev_private);
976         unsigned int i;
977         int ena_qid;
978         int rc;
979         struct ena_com_dev *ena_dev = &adapter->ena_dev;
980
981         txq = &adapter->tx_ring[queue_idx];
982
983         if (txq->configured) {
984                 RTE_LOG(CRIT, PMD,
985                         "API violation. Queue %d is already configured\n",
986                         queue_idx);
987                 return -1;
988         }
989
990         if (!rte_is_power_of_2(nb_desc)) {
991                 RTE_LOG(ERR, PMD,
992                         "Unsupported size of RX queue: %d is not a power of 2.",
993                         nb_desc);
994                 return -EINVAL;
995         }
996
997         if (nb_desc > adapter->tx_ring_size) {
998                 RTE_LOG(ERR, PMD,
999                         "Unsupported size of TX queue (max size: %d)\n",
1000                         adapter->tx_ring_size);
1001                 return -EINVAL;
1002         }
1003
1004         ena_qid = ENA_IO_TXQ_IDX(queue_idx);
1005
1006         ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_TX;
1007         ctx.qid = ena_qid;
1008         ctx.msix_vector = -1; /* admin interrupts not used */
1009         ctx.mem_queue_type = ena_dev->tx_mem_queue_type;
1010         ctx.queue_size = adapter->tx_ring_size;
1011         ctx.numa_node = ena_cpu_to_node(queue_idx);
1012
1013         rc = ena_com_create_io_queue(ena_dev, &ctx);
1014         if (rc) {
1015                 RTE_LOG(ERR, PMD,
1016                         "failed to create io TX queue #%d (qid:%d) rc: %d\n",
1017                         queue_idx, ena_qid, rc);
1018         }
1019         txq->ena_com_io_cq = &ena_dev->io_cq_queues[ena_qid];
1020         txq->ena_com_io_sq = &ena_dev->io_sq_queues[ena_qid];
1021
1022         rc = ena_com_get_io_handlers(ena_dev, ena_qid,
1023                                      &txq->ena_com_io_sq,
1024                                      &txq->ena_com_io_cq);
1025         if (rc) {
1026                 RTE_LOG(ERR, PMD,
1027                         "Failed to get TX queue handlers. TX queue num %d rc: %d\n",
1028                         queue_idx, rc);
1029                 ena_com_destroy_io_queue(ena_dev, ena_qid);
1030                 goto err;
1031         }
1032
1033         txq->port_id = dev->data->port_id;
1034         txq->next_to_clean = 0;
1035         txq->next_to_use = 0;
1036         txq->ring_size = nb_desc;
1037
1038         txq->tx_buffer_info = rte_zmalloc("txq->tx_buffer_info",
1039                                           sizeof(struct ena_tx_buffer) *
1040                                           txq->ring_size,
1041                                           RTE_CACHE_LINE_SIZE);
1042         if (!txq->tx_buffer_info) {
1043                 RTE_LOG(ERR, PMD, "failed to alloc mem for tx buffer info\n");
1044                 return -ENOMEM;
1045         }
1046
1047         txq->empty_tx_reqs = rte_zmalloc("txq->empty_tx_reqs",
1048                                          sizeof(u16) * txq->ring_size,
1049                                          RTE_CACHE_LINE_SIZE);
1050         if (!txq->empty_tx_reqs) {
1051                 RTE_LOG(ERR, PMD, "failed to alloc mem for tx reqs\n");
1052                 rte_free(txq->tx_buffer_info);
1053                 return -ENOMEM;
1054         }
1055         for (i = 0; i < txq->ring_size; i++)
1056                 txq->empty_tx_reqs[i] = i;
1057
1058         txq->offloads = tx_conf->offloads | dev->data->dev_conf.txmode.offloads;
1059
1060         /* Store pointer to this queue in upper layer */
1061         txq->configured = 1;
1062         dev->data->tx_queues[queue_idx] = txq;
1063 err:
1064         return rc;
1065 }
1066
1067 static int ena_rx_queue_setup(struct rte_eth_dev *dev,
1068                               uint16_t queue_idx,
1069                               uint16_t nb_desc,
1070                               __rte_unused unsigned int socket_id,
1071                               __rte_unused const struct rte_eth_rxconf *rx_conf,
1072                               struct rte_mempool *mp)
1073 {
1074         struct ena_com_create_io_ctx ctx =
1075                 /* policy set to _HOST just to satisfy icc compiler */
1076                 { ENA_ADMIN_PLACEMENT_POLICY_HOST,
1077                   ENA_COM_IO_QUEUE_DIRECTION_RX, 0, 0, 0, 0 };
1078         struct ena_adapter *adapter =
1079                 (struct ena_adapter *)(dev->data->dev_private);
1080         struct ena_ring *rxq = NULL;
1081         uint16_t ena_qid = 0;
1082         int rc = 0;
1083         struct ena_com_dev *ena_dev = &adapter->ena_dev;
1084
1085         rxq = &adapter->rx_ring[queue_idx];
1086         if (rxq->configured) {
1087                 RTE_LOG(CRIT, PMD,
1088                         "API violation. Queue %d is already configured\n",
1089                         queue_idx);
1090                 return -1;
1091         }
1092
1093         if (!rte_is_power_of_2(nb_desc)) {
1094                 RTE_LOG(ERR, PMD,
1095                         "Unsupported size of TX queue: %d is not a power of 2.",
1096                         nb_desc);
1097                 return -EINVAL;
1098         }
1099
1100         if (nb_desc > adapter->rx_ring_size) {
1101                 RTE_LOG(ERR, PMD,
1102                         "Unsupported size of RX queue (max size: %d)\n",
1103                         adapter->rx_ring_size);
1104                 return -EINVAL;
1105         }
1106
1107         ena_qid = ENA_IO_RXQ_IDX(queue_idx);
1108
1109         ctx.qid = ena_qid;
1110         ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_RX;
1111         ctx.mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST;
1112         ctx.msix_vector = -1; /* admin interrupts not used */
1113         ctx.queue_size = adapter->rx_ring_size;
1114         ctx.numa_node = ena_cpu_to_node(queue_idx);
1115
1116         rc = ena_com_create_io_queue(ena_dev, &ctx);
1117         if (rc)
1118                 RTE_LOG(ERR, PMD, "failed to create io RX queue #%d rc: %d\n",
1119                         queue_idx, rc);
1120
1121         rxq->ena_com_io_cq = &ena_dev->io_cq_queues[ena_qid];
1122         rxq->ena_com_io_sq = &ena_dev->io_sq_queues[ena_qid];
1123
1124         rc = ena_com_get_io_handlers(ena_dev, ena_qid,
1125                                      &rxq->ena_com_io_sq,
1126                                      &rxq->ena_com_io_cq);
1127         if (rc) {
1128                 RTE_LOG(ERR, PMD,
1129                         "Failed to get RX queue handlers. RX queue num %d rc: %d\n",
1130                         queue_idx, rc);
1131                 ena_com_destroy_io_queue(ena_dev, ena_qid);
1132         }
1133
1134         rxq->port_id = dev->data->port_id;
1135         rxq->next_to_clean = 0;
1136         rxq->next_to_use = 0;
1137         rxq->ring_size = nb_desc;
1138         rxq->mb_pool = mp;
1139
1140         rxq->rx_buffer_info = rte_zmalloc("rxq->buffer_info",
1141                                           sizeof(struct rte_mbuf *) * nb_desc,
1142                                           RTE_CACHE_LINE_SIZE);
1143         if (!rxq->rx_buffer_info) {
1144                 RTE_LOG(ERR, PMD, "failed to alloc mem for rx buffer info\n");
1145                 return -ENOMEM;
1146         }
1147
1148         /* Store pointer to this queue in upper layer */
1149         rxq->configured = 1;
1150         dev->data->rx_queues[queue_idx] = rxq;
1151
1152         return rc;
1153 }
1154
1155 static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count)
1156 {
1157         unsigned int i;
1158         int rc;
1159         uint16_t ring_size = rxq->ring_size;
1160         uint16_t ring_mask = ring_size - 1;
1161         uint16_t next_to_use = rxq->next_to_use;
1162         uint16_t in_use;
1163         struct rte_mbuf **mbufs = &rxq->rx_buffer_info[0];
1164
1165         if (unlikely(!count))
1166                 return 0;
1167
1168         in_use = rxq->next_to_use - rxq->next_to_clean;
1169         ena_assert_msg(((in_use + count) < ring_size), "bad ring state");
1170
1171         count = RTE_MIN(count,
1172                         (uint16_t)(ring_size - (next_to_use & ring_mask)));
1173
1174         /* get resources for incoming packets */
1175         rc = rte_mempool_get_bulk(rxq->mb_pool,
1176                                   (void **)(&mbufs[next_to_use & ring_mask]),
1177                                   count);
1178         if (unlikely(rc < 0)) {
1179                 rte_atomic64_inc(&rxq->adapter->drv_stats->rx_nombuf);
1180                 PMD_RX_LOG(DEBUG, "there are no enough free buffers");
1181                 return 0;
1182         }
1183
1184         for (i = 0; i < count; i++) {
1185                 uint16_t next_to_use_masked = next_to_use & ring_mask;
1186                 struct rte_mbuf *mbuf = mbufs[next_to_use_masked];
1187                 struct ena_com_buf ebuf;
1188
1189                 rte_prefetch0(mbufs[((next_to_use + 4) & ring_mask)]);
1190                 /* prepare physical address for DMA transaction */
1191                 ebuf.paddr = mbuf->buf_iova + RTE_PKTMBUF_HEADROOM;
1192                 ebuf.len = mbuf->buf_len - RTE_PKTMBUF_HEADROOM;
1193                 /* pass resource to device */
1194                 rc = ena_com_add_single_rx_desc(rxq->ena_com_io_sq,
1195                                                 &ebuf, next_to_use_masked);
1196                 if (unlikely(rc)) {
1197                         rte_mempool_put_bulk(rxq->mb_pool, (void **)(&mbuf),
1198                                              count - i);
1199                         RTE_LOG(WARNING, PMD, "failed adding rx desc\n");
1200                         break;
1201                 }
1202                 next_to_use++;
1203         }
1204
1205         /* When we submitted free recources to device... */
1206         if (i > 0) {
1207                 /* ...let HW know that it can fill buffers with data */
1208                 rte_wmb();
1209                 ena_com_write_sq_doorbell(rxq->ena_com_io_sq);
1210
1211                 rxq->next_to_use = next_to_use;
1212         }
1213
1214         return i;
1215 }
1216
1217 static int ena_device_init(struct ena_com_dev *ena_dev,
1218                            struct ena_com_dev_get_features_ctx *get_feat_ctx)
1219 {
1220         int rc;
1221         bool readless_supported;
1222
1223         /* Initialize mmio registers */
1224         rc = ena_com_mmio_reg_read_request_init(ena_dev);
1225         if (rc) {
1226                 RTE_LOG(ERR, PMD, "failed to init mmio read less\n");
1227                 return rc;
1228         }
1229
1230         /* The PCIe configuration space revision id indicate if mmio reg
1231          * read is disabled.
1232          */
1233         readless_supported =
1234                 !(((struct rte_pci_device *)ena_dev->dmadev)->id.class_id
1235                                & ENA_MMIO_DISABLE_REG_READ);
1236         ena_com_set_mmio_read_mode(ena_dev, readless_supported);
1237
1238         /* reset device */
1239         rc = ena_com_dev_reset(ena_dev);
1240         if (rc) {
1241                 RTE_LOG(ERR, PMD, "cannot reset device\n");
1242                 goto err_mmio_read_less;
1243         }
1244
1245         /* check FW version */
1246         rc = ena_com_validate_version(ena_dev);
1247         if (rc) {
1248                 RTE_LOG(ERR, PMD, "device version is too low\n");
1249                 goto err_mmio_read_less;
1250         }
1251
1252         ena_dev->dma_addr_bits = ena_com_get_dma_width(ena_dev);
1253
1254         /* ENA device administration layer init */
1255         rc = ena_com_admin_init(ena_dev, NULL, true);
1256         if (rc) {
1257                 RTE_LOG(ERR, PMD,
1258                         "cannot initialize ena admin queue with device\n");
1259                 goto err_mmio_read_less;
1260         }
1261
1262         /* To enable the msix interrupts the driver needs to know the number
1263          * of queues. So the driver uses polling mode to retrieve this
1264          * information.
1265          */
1266         ena_com_set_admin_polling_mode(ena_dev, true);
1267
1268         ena_config_host_info(ena_dev);
1269
1270         /* Get Device Attributes and features */
1271         rc = ena_com_get_dev_attr_feat(ena_dev, get_feat_ctx);
1272         if (rc) {
1273                 RTE_LOG(ERR, PMD,
1274                         "cannot get attribute for ena device rc= %d\n", rc);
1275                 goto err_admin_init;
1276         }
1277
1278         return 0;
1279
1280 err_admin_init:
1281         ena_com_admin_destroy(ena_dev);
1282
1283 err_mmio_read_less:
1284         ena_com_mmio_reg_read_request_destroy(ena_dev);
1285
1286         return rc;
1287 }
1288
1289 static int eth_ena_dev_init(struct rte_eth_dev *eth_dev)
1290 {
1291         struct rte_pci_device *pci_dev;
1292         struct ena_adapter *adapter =
1293                 (struct ena_adapter *)(eth_dev->data->dev_private);
1294         struct ena_com_dev *ena_dev = &adapter->ena_dev;
1295         struct ena_com_dev_get_features_ctx get_feat_ctx;
1296         int queue_size, rc;
1297
1298         static int adapters_found;
1299
1300         memset(adapter, 0, sizeof(struct ena_adapter));
1301         ena_dev = &adapter->ena_dev;
1302
1303         eth_dev->dev_ops = &ena_dev_ops;
1304         eth_dev->rx_pkt_burst = &eth_ena_recv_pkts;
1305         eth_dev->tx_pkt_burst = &eth_ena_xmit_pkts;
1306         eth_dev->tx_pkt_prepare = &eth_ena_prep_pkts;
1307         adapter->rte_eth_dev_data = eth_dev->data;
1308         adapter->rte_dev = eth_dev;
1309
1310         if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1311                 return 0;
1312
1313         pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1314         adapter->pdev = pci_dev;
1315
1316         PMD_INIT_LOG(INFO, "Initializing %x:%x:%x.%d",
1317                      pci_dev->addr.domain,
1318                      pci_dev->addr.bus,
1319                      pci_dev->addr.devid,
1320                      pci_dev->addr.function);
1321
1322         adapter->regs = pci_dev->mem_resource[ENA_REGS_BAR].addr;
1323         adapter->dev_mem_base = pci_dev->mem_resource[ENA_MEM_BAR].addr;
1324
1325         /* Present ENA_MEM_BAR indicates available LLQ mode.
1326          * Use corresponding policy
1327          */
1328         if (adapter->dev_mem_base)
1329                 ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_DEV;
1330         else if (adapter->regs)
1331                 ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST;
1332         else
1333                 PMD_INIT_LOG(CRIT, "Failed to access registers BAR(%d)",
1334                              ENA_REGS_BAR);
1335
1336         ena_dev->reg_bar = adapter->regs;
1337         ena_dev->dmadev = adapter->pdev;
1338
1339         adapter->id_number = adapters_found;
1340
1341         snprintf(adapter->name, ENA_NAME_MAX_LEN, "ena_%d",
1342                  adapter->id_number);
1343
1344         /* device specific initialization routine */
1345         rc = ena_device_init(ena_dev, &get_feat_ctx);
1346         if (rc) {
1347                 PMD_INIT_LOG(CRIT, "Failed to init ENA device");
1348                 return -1;
1349         }
1350
1351         if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) {
1352                 if (get_feat_ctx.max_queues.max_llq_num == 0) {
1353                         PMD_INIT_LOG(ERR,
1354                                      "Trying to use LLQ but llq_num is 0.\n"
1355                                      "Fall back into regular queues.");
1356                         ena_dev->tx_mem_queue_type =
1357                                 ENA_ADMIN_PLACEMENT_POLICY_HOST;
1358                         adapter->num_queues =
1359                                 get_feat_ctx.max_queues.max_sq_num;
1360                 } else {
1361                         adapter->num_queues =
1362                                 get_feat_ctx.max_queues.max_llq_num;
1363                 }
1364         } else {
1365                 adapter->num_queues = get_feat_ctx.max_queues.max_sq_num;
1366         }
1367
1368         queue_size = ena_calc_queue_size(ena_dev, &get_feat_ctx);
1369         if ((queue_size <= 0) || (adapter->num_queues <= 0))
1370                 return -EFAULT;
1371
1372         adapter->tx_ring_size = queue_size;
1373         adapter->rx_ring_size = queue_size;
1374
1375         /* prepare ring structures */
1376         ena_init_rings(adapter);
1377
1378         ena_config_debug_area(adapter);
1379
1380         /* Set max MTU for this device */
1381         adapter->max_mtu = get_feat_ctx.dev_attr.max_mtu;
1382
1383         /* set device support for TSO */
1384         adapter->tso4_supported = get_feat_ctx.offload.tx &
1385                                   ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK;
1386
1387         /* Copy MAC address and point DPDK to it */
1388         eth_dev->data->mac_addrs = (struct ether_addr *)adapter->mac_addr;
1389         ether_addr_copy((struct ether_addr *)get_feat_ctx.dev_attr.mac_addr,
1390                         (struct ether_addr *)adapter->mac_addr);
1391
1392         adapter->drv_stats = rte_zmalloc("adapter stats",
1393                                          sizeof(*adapter->drv_stats),
1394                                          RTE_CACHE_LINE_SIZE);
1395         if (!adapter->drv_stats) {
1396                 RTE_LOG(ERR, PMD, "failed to alloc mem for adapter stats\n");
1397                 return -ENOMEM;
1398         }
1399
1400         adapters_found++;
1401         adapter->state = ENA_ADAPTER_STATE_INIT;
1402
1403         return 0;
1404 }
1405
1406 static int ena_dev_configure(struct rte_eth_dev *dev)
1407 {
1408         struct ena_adapter *adapter =
1409                 (struct ena_adapter *)(dev->data->dev_private);
1410
1411         if (!(adapter->state == ENA_ADAPTER_STATE_INIT ||
1412               adapter->state == ENA_ADAPTER_STATE_STOPPED)) {
1413                 PMD_INIT_LOG(ERR, "Illegal adapter state: %d",
1414                              adapter->state);
1415                 return -1;
1416         }
1417
1418         switch (adapter->state) {
1419         case ENA_ADAPTER_STATE_INIT:
1420         case ENA_ADAPTER_STATE_STOPPED:
1421                 adapter->state = ENA_ADAPTER_STATE_CONFIG;
1422                 break;
1423         case ENA_ADAPTER_STATE_CONFIG:
1424                 RTE_LOG(WARNING, PMD,
1425                         "Ivalid driver state while trying to configure device\n");
1426                 break;
1427         default:
1428                 break;
1429         }
1430
1431         adapter->tx_selected_offloads = dev->data->dev_conf.txmode.offloads;
1432         adapter->rx_selected_offloads = dev->data->dev_conf.rxmode.offloads;
1433         return 0;
1434 }
1435
1436 static void ena_init_rings(struct ena_adapter *adapter)
1437 {
1438         int i;
1439
1440         for (i = 0; i < adapter->num_queues; i++) {
1441                 struct ena_ring *ring = &adapter->tx_ring[i];
1442
1443                 ring->configured = 0;
1444                 ring->type = ENA_RING_TYPE_TX;
1445                 ring->adapter = adapter;
1446                 ring->id = i;
1447                 ring->tx_mem_queue_type = adapter->ena_dev.tx_mem_queue_type;
1448                 ring->tx_max_header_size = adapter->ena_dev.tx_max_header_size;
1449         }
1450
1451         for (i = 0; i < adapter->num_queues; i++) {
1452                 struct ena_ring *ring = &adapter->rx_ring[i];
1453
1454                 ring->configured = 0;
1455                 ring->type = ENA_RING_TYPE_RX;
1456                 ring->adapter = adapter;
1457                 ring->id = i;
1458         }
1459 }
1460
1461 static void ena_infos_get(struct rte_eth_dev *dev,
1462                           struct rte_eth_dev_info *dev_info)
1463 {
1464         struct ena_adapter *adapter;
1465         struct ena_com_dev *ena_dev;
1466         struct ena_com_dev_get_features_ctx feat;
1467         uint64_t rx_feat = 0, tx_feat = 0;
1468         int rc = 0;
1469
1470         ena_assert_msg(dev->data != NULL, "Uninitialized device");
1471         ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device");
1472         adapter = (struct ena_adapter *)(dev->data->dev_private);
1473
1474         ena_dev = &adapter->ena_dev;
1475         ena_assert_msg(ena_dev != NULL, "Uninitialized device");
1476
1477         dev_info->speed_capa =
1478                         ETH_LINK_SPEED_1G   |
1479                         ETH_LINK_SPEED_2_5G |
1480                         ETH_LINK_SPEED_5G   |
1481                         ETH_LINK_SPEED_10G  |
1482                         ETH_LINK_SPEED_25G  |
1483                         ETH_LINK_SPEED_40G  |
1484                         ETH_LINK_SPEED_50G  |
1485                         ETH_LINK_SPEED_100G;
1486
1487         /* Get supported features from HW */
1488         rc = ena_com_get_dev_attr_feat(ena_dev, &feat);
1489         if (unlikely(rc)) {
1490                 RTE_LOG(ERR, PMD,
1491                         "Cannot get attribute for ena device rc= %d\n", rc);
1492                 return;
1493         }
1494
1495         /* Set Tx & Rx features available for device */
1496         if (feat.offload.tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK)
1497                 tx_feat |= DEV_TX_OFFLOAD_TCP_TSO;
1498
1499         if (feat.offload.tx &
1500             ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_PART_MASK)
1501                 tx_feat |= DEV_TX_OFFLOAD_IPV4_CKSUM |
1502                         DEV_TX_OFFLOAD_UDP_CKSUM |
1503                         DEV_TX_OFFLOAD_TCP_CKSUM;
1504
1505         if (feat.offload.rx_supported &
1506             ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV4_CSUM_MASK)
1507                 rx_feat |= DEV_RX_OFFLOAD_IPV4_CKSUM |
1508                         DEV_RX_OFFLOAD_UDP_CKSUM  |
1509                         DEV_RX_OFFLOAD_TCP_CKSUM;
1510
1511         rx_feat |= DEV_RX_OFFLOAD_JUMBO_FRAME;
1512
1513         /* Inform framework about available features */
1514         dev_info->rx_offload_capa = rx_feat;
1515         dev_info->rx_queue_offload_capa = rx_feat;
1516         dev_info->tx_offload_capa = tx_feat;
1517         dev_info->tx_queue_offload_capa = tx_feat;
1518
1519         dev_info->min_rx_bufsize = ENA_MIN_FRAME_LEN;
1520         dev_info->max_rx_pktlen  = adapter->max_mtu;
1521         dev_info->max_mac_addrs = 1;
1522
1523         dev_info->max_rx_queues = adapter->num_queues;
1524         dev_info->max_tx_queues = adapter->num_queues;
1525         dev_info->reta_size = ENA_RX_RSS_TABLE_SIZE;
1526
1527         adapter->tx_supported_offloads = tx_feat;
1528         adapter->rx_supported_offloads = rx_feat;
1529 }
1530
1531 static uint16_t eth_ena_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts,
1532                                   uint16_t nb_pkts)
1533 {
1534         struct ena_ring *rx_ring = (struct ena_ring *)(rx_queue);
1535         unsigned int ring_size = rx_ring->ring_size;
1536         unsigned int ring_mask = ring_size - 1;
1537         uint16_t next_to_clean = rx_ring->next_to_clean;
1538         uint16_t desc_in_use = 0;
1539         unsigned int recv_idx = 0;
1540         struct rte_mbuf *mbuf = NULL;
1541         struct rte_mbuf *mbuf_head = NULL;
1542         struct rte_mbuf *mbuf_prev = NULL;
1543         struct rte_mbuf **rx_buff_info = rx_ring->rx_buffer_info;
1544         unsigned int completed;
1545
1546         struct ena_com_rx_ctx ena_rx_ctx;
1547         int rc = 0;
1548
1549         /* Check adapter state */
1550         if (unlikely(rx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) {
1551                 RTE_LOG(ALERT, PMD,
1552                         "Trying to receive pkts while device is NOT running\n");
1553                 return 0;
1554         }
1555
1556         desc_in_use = rx_ring->next_to_use - next_to_clean;
1557         if (unlikely(nb_pkts > desc_in_use))
1558                 nb_pkts = desc_in_use;
1559
1560         for (completed = 0; completed < nb_pkts; completed++) {
1561                 int segments = 0;
1562
1563                 ena_rx_ctx.max_bufs = rx_ring->ring_size;
1564                 ena_rx_ctx.ena_bufs = rx_ring->ena_bufs;
1565                 ena_rx_ctx.descs = 0;
1566                 /* receive packet context */
1567                 rc = ena_com_rx_pkt(rx_ring->ena_com_io_cq,
1568                                     rx_ring->ena_com_io_sq,
1569                                     &ena_rx_ctx);
1570                 if (unlikely(rc)) {
1571                         RTE_LOG(ERR, PMD, "ena_com_rx_pkt error %d\n", rc);
1572                         return 0;
1573                 }
1574
1575                 if (unlikely(ena_rx_ctx.descs == 0))
1576                         break;
1577
1578                 while (segments < ena_rx_ctx.descs) {
1579                         mbuf = rx_buff_info[next_to_clean & ring_mask];
1580                         mbuf->data_len = ena_rx_ctx.ena_bufs[segments].len;
1581                         mbuf->data_off = RTE_PKTMBUF_HEADROOM;
1582                         mbuf->refcnt = 1;
1583                         mbuf->next = NULL;
1584                         if (segments == 0) {
1585                                 mbuf->nb_segs = ena_rx_ctx.descs;
1586                                 mbuf->port = rx_ring->port_id;
1587                                 mbuf->pkt_len = 0;
1588                                 mbuf_head = mbuf;
1589                         } else {
1590                                 /* for multi-segment pkts create mbuf chain */
1591                                 mbuf_prev->next = mbuf;
1592                         }
1593                         mbuf_head->pkt_len += mbuf->data_len;
1594
1595                         mbuf_prev = mbuf;
1596                         segments++;
1597                         next_to_clean++;
1598                 }
1599
1600                 /* fill mbuf attributes if any */
1601                 ena_rx_mbuf_prepare(mbuf_head, &ena_rx_ctx);
1602                 mbuf_head->hash.rss = (uint32_t)rx_ring->id;
1603
1604                 /* pass to DPDK application head mbuf */
1605                 rx_pkts[recv_idx] = mbuf_head;
1606                 recv_idx++;
1607         }
1608
1609         rx_ring->next_to_clean = next_to_clean;
1610
1611         desc_in_use = desc_in_use - completed + 1;
1612         /* Burst refill to save doorbells, memory barriers, const interval */
1613         if (ring_size - desc_in_use > ENA_RING_DESCS_RATIO(ring_size))
1614                 ena_populate_rx_queue(rx_ring, ring_size - desc_in_use);
1615
1616         return recv_idx;
1617 }
1618
1619 static uint16_t
1620 eth_ena_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
1621                 uint16_t nb_pkts)
1622 {
1623         int32_t ret;
1624         uint32_t i;
1625         struct rte_mbuf *m;
1626         struct ena_ring *tx_ring = (struct ena_ring *)(tx_queue);
1627         struct ipv4_hdr *ip_hdr;
1628         uint64_t ol_flags;
1629         uint16_t frag_field;
1630
1631         for (i = 0; i != nb_pkts; i++) {
1632                 m = tx_pkts[i];
1633                 ol_flags = m->ol_flags;
1634
1635                 if (!(ol_flags & PKT_TX_IPV4))
1636                         continue;
1637
1638                 /* If there was not L2 header length specified, assume it is
1639                  * length of the ethernet header.
1640                  */
1641                 if (unlikely(m->l2_len == 0))
1642                         m->l2_len = sizeof(struct ether_hdr);
1643
1644                 ip_hdr = rte_pktmbuf_mtod_offset(m, struct ipv4_hdr *,
1645                                                  m->l2_len);
1646                 frag_field = rte_be_to_cpu_16(ip_hdr->fragment_offset);
1647
1648                 if ((frag_field & IPV4_HDR_DF_FLAG) != 0) {
1649                         m->packet_type |= RTE_PTYPE_L4_NONFRAG;
1650
1651                         /* If IPv4 header has DF flag enabled and TSO support is
1652                          * disabled, partial chcecksum should not be calculated.
1653                          */
1654                         if (!tx_ring->adapter->tso4_supported)
1655                                 continue;
1656                 }
1657
1658                 if ((ol_flags & ENA_TX_OFFLOAD_NOTSUP_MASK) != 0 ||
1659                                 (ol_flags & PKT_TX_L4_MASK) ==
1660                                 PKT_TX_SCTP_CKSUM) {
1661                         rte_errno = -ENOTSUP;
1662                         return i;
1663                 }
1664
1665 #ifdef RTE_LIBRTE_ETHDEV_DEBUG
1666                 ret = rte_validate_tx_offload(m);
1667                 if (ret != 0) {
1668                         rte_errno = ret;
1669                         return i;
1670                 }
1671 #endif
1672
1673                 /* In case we are supposed to TSO and have DF not set (DF=0)
1674                  * hardware must be provided with partial checksum, otherwise
1675                  * it will take care of necessary calculations.
1676                  */
1677
1678                 ret = rte_net_intel_cksum_flags_prepare(m,
1679                         ol_flags & ~PKT_TX_TCP_SEG);
1680                 if (ret != 0) {
1681                         rte_errno = ret;
1682                         return i;
1683                 }
1684         }
1685
1686         return i;
1687 }
1688
1689 static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
1690                                   uint16_t nb_pkts)
1691 {
1692         struct ena_ring *tx_ring = (struct ena_ring *)(tx_queue);
1693         uint16_t next_to_use = tx_ring->next_to_use;
1694         uint16_t next_to_clean = tx_ring->next_to_clean;
1695         struct rte_mbuf *mbuf;
1696         unsigned int ring_size = tx_ring->ring_size;
1697         unsigned int ring_mask = ring_size - 1;
1698         struct ena_com_tx_ctx ena_tx_ctx;
1699         struct ena_tx_buffer *tx_info;
1700         struct ena_com_buf *ebuf;
1701         uint16_t rc, req_id, total_tx_descs = 0;
1702         uint16_t sent_idx = 0, empty_tx_reqs;
1703         int nb_hw_desc;
1704
1705         /* Check adapter state */
1706         if (unlikely(tx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) {
1707                 RTE_LOG(ALERT, PMD,
1708                         "Trying to xmit pkts while device is NOT running\n");
1709                 return 0;
1710         }
1711
1712         empty_tx_reqs = ring_size - (next_to_use - next_to_clean);
1713         if (nb_pkts > empty_tx_reqs)
1714                 nb_pkts = empty_tx_reqs;
1715
1716         for (sent_idx = 0; sent_idx < nb_pkts; sent_idx++) {
1717                 mbuf = tx_pkts[sent_idx];
1718
1719                 req_id = tx_ring->empty_tx_reqs[next_to_use & ring_mask];
1720                 tx_info = &tx_ring->tx_buffer_info[req_id];
1721                 tx_info->mbuf = mbuf;
1722                 tx_info->num_of_bufs = 0;
1723                 ebuf = tx_info->bufs;
1724
1725                 /* Prepare TX context */
1726                 memset(&ena_tx_ctx, 0x0, sizeof(struct ena_com_tx_ctx));
1727                 memset(&ena_tx_ctx.ena_meta, 0x0,
1728                        sizeof(struct ena_com_tx_meta));
1729                 ena_tx_ctx.ena_bufs = ebuf;
1730                 ena_tx_ctx.req_id = req_id;
1731                 if (tx_ring->tx_mem_queue_type ==
1732                                 ENA_ADMIN_PLACEMENT_POLICY_DEV) {
1733                         /* prepare the push buffer with
1734                          * virtual address of the data
1735                          */
1736                         ena_tx_ctx.header_len =
1737                                 RTE_MIN(mbuf->data_len,
1738                                         tx_ring->tx_max_header_size);
1739                         ena_tx_ctx.push_header =
1740                                 (void *)((char *)mbuf->buf_addr +
1741                                          mbuf->data_off);
1742                 } /* there's no else as we take advantage of memset zeroing */
1743
1744                 /* Set TX offloads flags, if applicable */
1745                 ena_tx_mbuf_prepare(mbuf, &ena_tx_ctx, tx_ring->offloads);
1746
1747                 if (unlikely(mbuf->ol_flags &
1748                              (PKT_RX_L4_CKSUM_BAD | PKT_RX_IP_CKSUM_BAD)))
1749                         rte_atomic64_inc(&tx_ring->adapter->drv_stats->ierrors);
1750
1751                 rte_prefetch0(tx_pkts[(sent_idx + 4) & ring_mask]);
1752
1753                 /* Process first segment taking into
1754                  * consideration pushed header
1755                  */
1756                 if (mbuf->data_len > ena_tx_ctx.header_len) {
1757                         ebuf->paddr = mbuf->buf_iova +
1758                                       mbuf->data_off +
1759                                       ena_tx_ctx.header_len;
1760                         ebuf->len = mbuf->data_len - ena_tx_ctx.header_len;
1761                         ebuf++;
1762                         tx_info->num_of_bufs++;
1763                 }
1764
1765                 while ((mbuf = mbuf->next) != NULL) {
1766                         ebuf->paddr = mbuf->buf_iova + mbuf->data_off;
1767                         ebuf->len = mbuf->data_len;
1768                         ebuf++;
1769                         tx_info->num_of_bufs++;
1770                 }
1771
1772                 ena_tx_ctx.num_bufs = tx_info->num_of_bufs;
1773
1774                 /* Write data to device */
1775                 rc = ena_com_prepare_tx(tx_ring->ena_com_io_sq,
1776                                         &ena_tx_ctx, &nb_hw_desc);
1777                 if (unlikely(rc))
1778                         break;
1779
1780                 tx_info->tx_descs = nb_hw_desc;
1781
1782                 next_to_use++;
1783         }
1784
1785         /* If there are ready packets to be xmitted... */
1786         if (sent_idx > 0) {
1787                 /* ...let HW do its best :-) */
1788                 rte_wmb();
1789                 ena_com_write_sq_doorbell(tx_ring->ena_com_io_sq);
1790
1791                 tx_ring->next_to_use = next_to_use;
1792         }
1793
1794         /* Clear complete packets  */
1795         while (ena_com_tx_comp_req_id_get(tx_ring->ena_com_io_cq, &req_id) >= 0) {
1796                 /* Get Tx info & store how many descs were processed  */
1797                 tx_info = &tx_ring->tx_buffer_info[req_id];
1798                 total_tx_descs += tx_info->tx_descs;
1799
1800                 /* Free whole mbuf chain  */
1801                 mbuf = tx_info->mbuf;
1802                 rte_pktmbuf_free(mbuf);
1803                 tx_info->mbuf = NULL;
1804
1805                 /* Put back descriptor to the ring for reuse */
1806                 tx_ring->empty_tx_reqs[next_to_clean & ring_mask] = req_id;
1807                 next_to_clean++;
1808
1809                 /* If too many descs to clean, leave it for another run */
1810                 if (unlikely(total_tx_descs > ENA_RING_DESCS_RATIO(ring_size)))
1811                         break;
1812         }
1813
1814         if (total_tx_descs > 0) {
1815                 /* acknowledge completion of sent packets */
1816                 ena_com_comp_ack(tx_ring->ena_com_io_sq, total_tx_descs);
1817                 tx_ring->next_to_clean = next_to_clean;
1818         }
1819
1820         return sent_idx;
1821 }
1822
1823 static int eth_ena_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
1824         struct rte_pci_device *pci_dev)
1825 {
1826         return rte_eth_dev_pci_generic_probe(pci_dev,
1827                 sizeof(struct ena_adapter), eth_ena_dev_init);
1828 }
1829
1830 static int eth_ena_pci_remove(struct rte_pci_device *pci_dev)
1831 {
1832         return rte_eth_dev_pci_generic_remove(pci_dev, NULL);
1833 }
1834
1835 static struct rte_pci_driver rte_ena_pmd = {
1836         .id_table = pci_id_ena_map,
1837         .drv_flags = RTE_PCI_DRV_NEED_MAPPING,
1838         .probe = eth_ena_pci_probe,
1839         .remove = eth_ena_pci_remove,
1840 };
1841
1842 RTE_PMD_REGISTER_PCI(net_ena, rte_ena_pmd);
1843 RTE_PMD_REGISTER_PCI_TABLE(net_ena, pci_id_ena_map);
1844 RTE_PMD_REGISTER_KMOD_DEP(net_ena, "* igb_uio | uio_pci_generic | vfio-pci");
1845
1846 RTE_INIT(ena_init_log);
1847 static void
1848 ena_init_log(void)
1849 {
1850         ena_logtype_init = rte_log_register("pmd.net.ena.init");
1851         if (ena_logtype_init >= 0)
1852                 rte_log_set_level(ena_logtype_init, RTE_LOG_NOTICE);
1853         ena_logtype_driver = rte_log_register("pmd.net.ena.driver");
1854         if (ena_logtype_driver >= 0)
1855                 rte_log_set_level(ena_logtype_driver, RTE_LOG_NOTICE);
1856 }