a3254b1279e5bd32731c01721664122abdf0e764
[deb_dpdk.git] / drivers / net / qede / qede_ethdev.h
1 /*
2  * Copyright (c) 2016 QLogic Corporation.
3  * All rights reserved.
4  * www.qlogic.com
5  *
6  * See LICENSE.qede_pmd for copyright and licensing details.
7  */
8
9
10 #ifndef _QEDE_ETHDEV_H_
11 #define _QEDE_ETHDEV_H_
12
13 #include <sys/queue.h>
14
15 #include <rte_ether.h>
16 #include <rte_ethdev.h>
17 #include <rte_ethdev_pci.h>
18 #include <rte_dev.h>
19 #include <rte_ip.h>
20
21 /* ecore includes */
22 #include "base/bcm_osal.h"
23 #include "base/ecore.h"
24 #include "base/ecore_dev_api.h"
25 #include "base/ecore_l2_api.h"
26 #include "base/ecore_vf_api.h"
27 #include "base/ecore_hsi_common.h"
28 #include "base/ecore_int_api.h"
29 #include "base/ecore_chain.h"
30 #include "base/ecore_status.h"
31 #include "base/ecore_hsi_eth.h"
32 #include "base/ecore_dev_api.h"
33 #include "base/ecore_iov_api.h"
34 #include "base/ecore_cxt.h"
35 #include "base/nvm_cfg.h"
36 #include "base/ecore_iov_api.h"
37 #include "base/ecore_sp_commands.h"
38 #include "base/ecore_l2.h"
39 #include "base/ecore_dev_api.h"
40 #include "base/ecore_l2.h"
41
42 #include "qede_logs.h"
43 #include "qede_if.h"
44 #include "qede_rxtx.h"
45
46 #define qede_stringify1(x...)           #x
47 #define qede_stringify(x...)            qede_stringify1(x)
48
49 /* Driver versions */
50 #define QEDE_PMD_VER_PREFIX             "QEDE PMD"
51 #define QEDE_PMD_VERSION_MAJOR          2
52 #define QEDE_PMD_VERSION_MINOR          5
53 #define QEDE_PMD_VERSION_REVISION       2
54 #define QEDE_PMD_VERSION_PATCH          1
55
56 #define QEDE_PMD_VERSION qede_stringify(QEDE_PMD_VERSION_MAJOR) "."     \
57                          qede_stringify(QEDE_PMD_VERSION_MINOR) "."     \
58                          qede_stringify(QEDE_PMD_VERSION_REVISION) "."  \
59                          qede_stringify(QEDE_PMD_VERSION_PATCH)
60
61 #define QEDE_PMD_DRV_VER_STR_SIZE NAME_SIZE
62 #define QEDE_PMD_VER_PREFIX "QEDE PMD"
63
64
65 #define QEDE_RSS_INDIR_INITED     (1 << 0)
66 #define QEDE_RSS_KEY_INITED       (1 << 1)
67 #define QEDE_RSS_CAPS_INITED      (1 << 2)
68
69 #define QEDE_MAX_RSS_CNT(edev)  ((edev)->dev_info.num_queues)
70 #define QEDE_MAX_TSS_CNT(edev)  ((edev)->dev_info.num_queues * \
71                                         (edev)->dev_info.num_tc)
72
73 #define QEDE_QUEUE_CNT(qdev) ((qdev)->num_queues)
74 #define QEDE_RSS_COUNT(qdev) ((qdev)->num_rx_queues)
75 #define QEDE_TSS_COUNT(qdev) ((qdev)->num_tx_queues)
76
77 #define QEDE_DUPLEX_FULL        1
78 #define QEDE_DUPLEX_HALF        2
79 #define QEDE_DUPLEX_UNKNOWN     0xff
80
81 #define QEDE_SUPPORTED_AUTONEG (1 << 6)
82 #define QEDE_SUPPORTED_PAUSE   (1 << 13)
83
84 #define QEDE_INIT_QDEV(eth_dev) (eth_dev->data->dev_private)
85
86 #define QEDE_INIT_EDEV(adapter) (&((struct qede_dev *)adapter)->edev)
87
88 #define QEDE_INIT(eth_dev) {                                    \
89         struct qede_dev *qdev = eth_dev->data->dev_private;     \
90         struct ecore_dev *edev = &qdev->edev;                   \
91 }
92
93 /************* QLogic 10G/25G/40G/50G/100G vendor/devices ids *************/
94 #define PCI_VENDOR_ID_QLOGIC                   0x1077
95
96 #define CHIP_NUM_57980E                        0x1634
97 #define CHIP_NUM_57980S                        0x1629
98 #define CHIP_NUM_VF                            0x1630
99 #define CHIP_NUM_57980S_40                     0x1634
100 #define CHIP_NUM_57980S_25                     0x1656
101 #define CHIP_NUM_57980S_IOV                    0x1664
102 #define CHIP_NUM_57980S_100                    0x1644
103 #define CHIP_NUM_57980S_50                     0x1654
104 #define CHIP_NUM_AH_50G                        0x8070
105 #define CHIP_NUM_AH_10G                        0x8071
106 #define CHIP_NUM_AH_40G                        0x8072
107 #define CHIP_NUM_AH_25G                        0x8073
108 #define CHIP_NUM_AH_IOV                        0x8090
109
110 #define PCI_DEVICE_ID_QLOGIC_NX2_57980E        CHIP_NUM_57980E
111 #define PCI_DEVICE_ID_QLOGIC_NX2_57980S        CHIP_NUM_57980S
112 #define PCI_DEVICE_ID_QLOGIC_NX2_VF            CHIP_NUM_VF
113 #define PCI_DEVICE_ID_QLOGIC_57980S_40         CHIP_NUM_57980S_40
114 #define PCI_DEVICE_ID_QLOGIC_57980S_25         CHIP_NUM_57980S_25
115 #define PCI_DEVICE_ID_QLOGIC_57980S_IOV        CHIP_NUM_57980S_IOV
116 #define PCI_DEVICE_ID_QLOGIC_57980S_100        CHIP_NUM_57980S_100
117 #define PCI_DEVICE_ID_QLOGIC_57980S_50         CHIP_NUM_57980S_50
118 #define PCI_DEVICE_ID_QLOGIC_AH_50G            CHIP_NUM_AH_50G
119 #define PCI_DEVICE_ID_QLOGIC_AH_10G            CHIP_NUM_AH_10G
120 #define PCI_DEVICE_ID_QLOGIC_AH_40G            CHIP_NUM_AH_40G
121 #define PCI_DEVICE_ID_QLOGIC_AH_25G            CHIP_NUM_AH_25G
122 #define PCI_DEVICE_ID_QLOGIC_AH_IOV            CHIP_NUM_AH_IOV
123
124
125 #define QEDE_VXLAN_DEF_PORT             8472
126
127 extern char fw_file[];
128
129 /* Number of PF connections - 32 RX + 32 TX */
130 #define QEDE_PF_NUM_CONNS               (64)
131
132 /* Maximum number of flowdir filters */
133 #define QEDE_RFS_MAX_FLTR               (256)
134
135 #define QEDE_MAX_MCAST_FILTERS          (64)
136
137 enum qed_filter_rx_mode_type {
138         QED_FILTER_RX_MODE_TYPE_REGULAR,
139         QED_FILTER_RX_MODE_TYPE_MULTI_PROMISC,
140         QED_FILTER_RX_MODE_TYPE_PROMISC,
141 };
142
143 struct qede_vlan_entry {
144         SLIST_ENTRY(qede_vlan_entry) list;
145         uint16_t vid;
146 };
147
148 struct qede_mcast_entry {
149         struct ether_addr mac;
150         SLIST_ENTRY(qede_mcast_entry) list;
151 };
152
153 struct qede_ucast_entry {
154         struct ether_addr mac;
155         uint16_t vlan;
156         uint16_t vni;
157         SLIST_ENTRY(qede_ucast_entry) list;
158 };
159
160 struct qede_fdir_entry {
161         uint32_t soft_id; /* unused for now */
162         uint16_t pkt_len; /* actual packet length to match */
163         uint16_t rx_queue; /* queue to be steered to */
164         const struct rte_memzone *mz; /* mz used to hold L2 frame */
165         SLIST_ENTRY(qede_fdir_entry) list;
166 };
167
168 struct qede_fdir_info {
169         struct ecore_arfs_config_params arfs;
170         uint16_t filter_count;
171         SLIST_HEAD(fdir_list_head, qede_fdir_entry)fdir_list_head;
172 };
173
174
175 /*
176  *  Structure to store private data for each port.
177  */
178 struct qede_dev {
179         struct ecore_dev edev;
180         const struct qed_eth_ops *ops;
181         struct qed_dev_eth_info dev_info;
182         struct ecore_sb_info *sb_array;
183         struct qede_fastpath *fp_array;
184         uint16_t mtu;
185         uint16_t new_mtu;
186         bool rss_enable;
187         struct rte_eth_rss_conf rss_conf;
188         uint16_t rss_ind_table[ECORE_RSS_IND_TABLE_SIZE];
189         uint64_t rss_hf;
190         uint8_t rss_key_len;
191         bool enable_lro;
192         uint8_t num_rx_queues;
193         uint8_t num_tx_queues;
194         SLIST_HEAD(vlan_list_head, qede_vlan_entry)vlan_list_head;
195         uint16_t configured_vlans;
196         bool accept_any_vlan;
197         struct ether_addr primary_mac;
198         SLIST_HEAD(mc_list_head, qede_mcast_entry) mc_list_head;
199         uint16_t num_mc_addr;
200         SLIST_HEAD(uc_list_head, qede_ucast_entry) uc_list_head;
201         uint16_t num_uc_addr;
202         bool handle_hw_err;
203         uint16_t num_tunn_filters;
204         uint16_t vxlan_filter_type;
205         struct qede_fdir_info fdir_info;
206         bool vlan_strip_flg;
207         char drv_ver[QEDE_PMD_DRV_VER_STR_SIZE];
208 };
209
210 /* Non-static functions */
211 int qede_config_rss(struct rte_eth_dev *eth_dev);
212
213 int qede_rss_hash_update(struct rte_eth_dev *eth_dev,
214                          struct rte_eth_rss_conf *rss_conf);
215
216 int qede_rss_reta_update(struct rte_eth_dev *eth_dev,
217                          struct rte_eth_rss_reta_entry64 *reta_conf,
218                          uint16_t reta_size);
219
220 int qed_fill_eth_dev_info(struct ecore_dev *edev,
221                                  struct qed_dev_eth_info *info);
222 int qede_dev_set_link_state(struct rte_eth_dev *eth_dev, bool link_up);
223
224 int qede_dev_filter_ctrl(struct rte_eth_dev *dev, enum rte_filter_type type,
225                          enum rte_filter_op op, void *arg);
226
227 int qede_fdir_filter_conf(struct rte_eth_dev *eth_dev,
228                           enum rte_filter_op filter_op, void *arg);
229
230 int qede_ntuple_filter_conf(struct rte_eth_dev *eth_dev,
231                             enum rte_filter_op filter_op, void *arg);
232
233 int qede_check_fdir_support(struct rte_eth_dev *eth_dev);
234
235 uint16_t qede_fdir_construct_pkt(struct rte_eth_dev *eth_dev,
236                                  struct rte_eth_fdir_filter *fdir,
237                                  void *buff,
238                                  struct ecore_arfs_config_params *params);
239
240 void qede_fdir_dealloc_resc(struct rte_eth_dev *eth_dev);
241
242 int qede_activate_vport(struct rte_eth_dev *eth_dev, bool flg);
243
244 int qede_update_mtu(struct rte_eth_dev *eth_dev, uint16_t mtu);
245
246 int qede_enable_tpa(struct rte_eth_dev *eth_dev, bool flg);
247
248 #endif /* _QEDE_ETHDEV_H_ */